C8051F930DK Silicon Laboratories Inc, C8051F930DK Datasheet - Page 66

KIT DEV C8051F920,F921,F930,F931

C8051F930DK

Manufacturer Part Number
C8051F930DK
Description
KIT DEV C8051F920,F921,F930,F931
Manufacturer
Silicon Laboratories Inc
Type
MCUr
Datasheets

Specifications of C8051F930DK

Contents
Target Board, Power Adapter, USB Debug Adapter, Cables, Batteries, and Software
Processor To Be Evaluated
C8051F930
Processor Series
C8051F9xx
Data Bus Width
8 bit
Interface Type
I2C, UART, SPI
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
0.9 V to 3.6 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
C8051F920, F921, F930, F931
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
336-1473

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F930DK
Manufacturer:
Silicon Labs
Quantity:
135
C8051F93x-C8051F92x
5.1.
The registers ADC0H and ADC0L contain the high and low bytes of the output conversion code from the
ADC at the completion of each conversion. Data can be right-justified or left-justified, depending on the
setting of the AD0SJST[2:0]. When the repeat count is set to 1, conversion codes are represented as 10-
bit unsigned integers. Inputs are measured from 0 to VREF x 1023/1024. Example codes are shown below
for both right-justified and left-justified data. Unused bits in the ADC0H and ADC0L registers are set to 0.
When the repeat count is greater than 1, the output conversion code represents the accumulated result of
the conversions performed and is updated after the last conversion in the series is finished. Sets of 4, 8,
16, 32, or 64 consecutive samples can be accumulated and represented in unsigned integer format. The
repeat count can be selected using the AD0RPT bits in the ADC0AC register. When a repeat count higher
than 1, the ADC output must be right-justified (AD0SJST = 0xx); unused bits in the ADC0H and ADC0L
registers are set to 0. The example below shows the right-justified result for various input voltages and
repeat counts. Accumulating 2
returned from the ADC have the same value.
The AD0SJST bits can be used to format the contents of the 16-bit accumulator. The accumulated result
can be shifted right by 1, 2, or 3 bit positions. Based on the principles of oversampling and averaging, the
effective ADC resolution increases by 1 bit each time the oversampling rate is increased by a factor of 4.
The example below shows how to increase the effective ADC resolution by 1, 2, and 3 bits to obtain an
effective ADC resolution of 11-bit, 12-bit, or 13-bit respectively without CPU intervention.
66
V
V
V
V
V
V
REF
REF
VREF x 1023/1024
Input Voltage
Input Voltage
VREF x 512/1024
VREF x 256/1024
REF
REF
REF
REF
Input Voltage
x 1023/1024
x 1023/1024
x 512/1024
x 511/1024
x 512/1024
x 511/1024
Output Code Formatting
0
0
0
Repeat Count = 4
Repeat Count = 4
Shift Right = 1
11-Bit Result
Right-Justified ADC0H:ADC0L
0x0FFC
0x07FC
0x03FE
0x0800
0x0000
0x07F7
0x0400
0x0000
n
samples is equivalent to left-shifting by n bit positions when all samples
(AD0SJST = 000)
0x03FF
0x0200
0x0100
0x0000
Rev. 1.1
Repeat Count = 16
Repeat Count = 16
Shift Right = 2
12-Bit Result
0x0FFC
0x04FC
0x3FF0
0x1FF0
0x2000
0x0000
0x0800
0x0000
Left-Justified ADC0H:ADC0L
(AD0SJST = 100)
Repeat Count = 64
Repeat Count = 64
0xFFC0
0x0000
0x8000
0x4000
Shift Right = 3
13-Bit Result
0xFFC0
0x7FC0
0x1FF8
0x0FF8
0x8000
0x0000
0x1000
0x0000

Related parts for C8051F930DK