S912XEG128J2MAL Freescale Semiconductor, S912XEG128J2MAL Datasheet - Page 828

no-image

S912XEG128J2MAL

Manufacturer Part Number
S912XEG128J2MAL
Description
16-bit Microcontrollers - MCU 16BIT 128K FLASH 16K RAM
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S912XEG128J2MAL

Rohs
yes
Core
RISC
Processor Series
HCS12X
Data Bus Width
16 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
128 KB
Data Ram Size
12 KB
On-chip Adc
Yes
Operating Supply Voltage
5 V
Operating Temperature Range
- 40 C to + 125 C
Package / Case
LQFP-112
Mounting Style
SMD/SMT
A/d Bit Size
12 bit
A/d Channels Available
8
Data Rom Size
4 KB
Interface Type
CAN, I2C, SCI, SPI
Maximum Operating Temperature
+ 125 C
Minimum Operating Temperature
- 40 C
On-chip Dac
Yes
Program Memory Type
Flash
Supply Voltage - Max
5.5 V
Supply Voltage - Min
3.13 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S912XEG128J2MAL
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Chapter 23 Voltage Regulator (S12VREGL3V3V1)
The API Trimming bits APITR[5:0] must be set so the minimum period equals 0.2 ms if stable frequency
is desired.
See
It is possible to generate with the API a waveform at an external pin by enabling the API by setting APIFE
and enabling the external access with setting APIEA. By setting APIES the waveform can be selected. If
APIES is set, then at the external pin a clock is visible with 2 times the selected API Period
If APIES is not set, then at the external pin will be a high pulse at the end of every selected period with the
size of half of the min period
23.4.9
This section describes how VREG_3V3 controls the reset of the MCU.The reset values of registers and
signals are provided in
listed in
23.4.10 Description of Reset Operation
23.4.10.1 Power-On Reset (POR)
During chip power-up the digital core may not work if its supply voltage V
deassertion level (V
is kept high until V
The power-on reset is active in all operation modes of VREG_3V3.
23.4.10.2 Low-Voltage Reset (LVR)
For details on low-voltage reset, see
23.4.11 Interrupts
This section describes all interrupts originated by VREG_3V3.
The interrupt vectors requested by VREG_3V3 are listed in
priorities are defined at MCU level.
828
Table 23-7
Table
Resets
23-12.
The first period after enabling the counter by APIFE might be reduced by
API start up delay t
if VREG_3V3 is in Shutdown Mode.
for the trimming effect of APITR.
DD
PORD
exceeds V
Section 23.3, “Memory Map and Register
). Therefore, signal POR, which forces the other blocks of the device into reset,
Low-voltage reset
Power-on reset
Reset Source
(Table
MC9S12XE-Family Reference Manual Rev. 1.25
PORD
sdel
23-9). See device level specification for connectivity.
Section 23.4.5, “Low-Voltage Reset
. The API internal RC oscillator clock is not available
. The MCU will run the start-up sequence after POR deassertion.
Table 23-12. Reset Sources
Available only in Full Performance Mode
NOTE
Local Enable
Always active
Table
Definition”. Possible reset sources are
23-13. Vector addresses and interrupt
(LVR)”.
DD
is below the POR
Freescale Semiconductor
(Table
23-9).

Related parts for S912XEG128J2MAL