LAN9115_05 SMSC [SMSC Corporation], LAN9115_05 Datasheet - Page 84

no-image

LAN9115_05

Manufacturer Part Number
LAN9115_05
Description
Highly Efficient Single- Chip 10/100 Non-PCI Ethernet Controller
Manufacturer
SMSC [SMSC Corporation]
Datasheet
Revision 1.1 (05-17-05)
5.3.10
5.3.11
31-24
23-16
BITS
BITS
30-0
15-0
31
DESCRIPTION
RX Data FIFO Fast Forward (RX_FFWD): Writing a ‘1’ to this bit causes
the RX data FIFO to fast-forward to the start of the next frame. This bit will
remain high until the RX data FIFO fast-forward operation has completed.
No reads should be issued to the RX data FIFO while this bit is high.
Note:
Reserved
DESCRIPTION
Reserved
RX Status FIFO Used Space (RXSUSED). Indicates the amount of space
in DWORDs, used in the RX Status FIFO.
RX Data FIFO Used Space (RXDUSED).). Reads the amount of space in
bytes, used in the RX data FIFO. For each receive frame, this field is
incremented by the length of the receive data rounded up to the nearest
DWORD (if the payload does not end on a DWORD boundary).
made in the RX data FIFO. For each frame of data that is lost, the RX Dropped Frames Counter
(RX_DROP) is incremented.
RX and TX MIL FIFO levels are not visible to the host processor. RX and TX MIL FIFOs operate
independent of the TX adatand RX data and status FIFOs. FIFO levels set for the RX and TX data
and Status FIFOs do not take into consideration the MIL FIFOs.
RX_DP_CTRL—Receive Datapath Control Register
This register is used to discard unwanted receive frames.
RX_FIFO_INF—Receive FIFO Information Register
This register contains the used space in the receive FIFOs of the LAN9115 Ethernet Controller.
Offset:
Offset:
Please refer to section “Receive Data FIFO Fast Forward” on
page 58 for detailed information regarding the use of RX_FFWD.
78h
7Ch
DATASHEET
84
Highly Efficient Single-Chip 10/100 Non-PCI Ethernet Controller
Size:
Size:
32 bits
32 bits
TYPE
TYPE
R/W
RO
RO
RO
RO
SMSC LAN9115
DEFAULT
DEFAULT
0000h
00h
Datasheet
0h
-
-

Related parts for LAN9115_05