CY7C1480V33_11 CYPRESS [Cypress Semiconductor], CY7C1480V33_11 Datasheet - Page 27

no-image

CY7C1480V33_11

Manufacturer Part Number
CY7C1480V33_11
Description
72-Mbit (2 M x 36/4 M x 18/1 M x 72) Pipelined Sync SRAM
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet
Switching Waveforms
Read/Write Cycle Timing
Document Number: 38-05283 Rev. *K
Notes
25. On this diagram, when CE is LOW: CE
27. GW is HIGH.
26. The data bus (Q) remains in high Z following a write cycle, unless a new read access is initiated by ADSP or ADSC.
Data Out (Q)
Data In (D)
ADDRESS
ADSP
ADSC
BWE,
BW
ADV
CLK
OE
CE
X
A1
High-Z
High-Z
t ADS
t CES
t AS
A2
t ADH
t CEH
t CH
t AH
Back-to-Back READs
t CYC
t CLZ
Q(A1)
t CL
[25, 26, 27]
t CO
(continued)
1
is LOW, CE
Q(A2)
t OEHZ
2
is HIGH and CE
t WES
t DS
D(A3)
Single WRITE
A3
t DH
t WEH
DON’T CARE
A4
3
is LOW. When CE is HIGH: CE
t OELZ
UNDEFINED
Q(A4)
BURST READ
Q(A4+1)
1
is HIGH, CE
Q(A4+2)
2
is LOW, or CE
Q(A4+3)
3
CY7C1480V33
CY7C1482V33
CY7C1486V33
is HIGH.
D(A5)
A5
Back-to-Back
WRITEs
Page 27 of 36
D(A6)
A6
[+] Feedback

Related parts for CY7C1480V33_11