CY7C1480V33_11 CYPRESS [Cypress Semiconductor], CY7C1480V33_11 Datasheet - Page 26

no-image

CY7C1480V33_11

Manufacturer Part Number
CY7C1480V33_11
Description
72-Mbit (2 M x 36/4 M x 18/1 M x 72) Pipelined Sync SRAM
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet
Switching Waveforms
Write Cycle Timing
Notes
Document Number: 38-05283 Rev. *K
Data Out (Q)
23. On this diagram, when CE is LOW: CE
24. Full width write can be initiated by either GW LOW; or by GW HIGH, BWE LOW, and BW
Data In (D)
ADDRESS
ADSP
ADSC
BWE,
ADV
BW
CLK
GW
OE
CE
X
BURST READ
High-Z
t ADS
t CES
t AS
A1
[23, 24]
t ADH
t CEH
t AH
t CH
t
OEHZ
Byte write signals are
ignored for first cycle when
ADSP initiates burst
t CYC
t ADS
t CL
t DS
Single WRITE
D(A1)
(continued)
t ADH
t DH
1
is LOW, CE
A2
2
is HIGH and CE
D(A2)
DON’T CARE
t WES
D(A2 + 1)
3
is LOW. When CE is HIGH: CE
BURST WRITE
t WEH
UNDEFINED
D(A2 + 1)
ADV suspends burst
X
LOW.
D(A2 + 2)
ADSC extends burst
1
is HIGH, CE
D(A2 + 3)
2
t ADS
is LOW, or CE
A3
D(A3)
t ADH
t
ADVS
t WES
Extended BURST WRITE
3
D(A3 + 1)
CY7C1480V33
CY7C1482V33
CY7C1486V33
is HIGH.
t
t WEH
ADVH
D(A3 + 2)
Page 26 of 36
[+] Feedback

Related parts for CY7C1480V33_11