mc68hc05jb4p Freescale Semiconductor, Inc, mc68hc05jb4p Datasheet - Page 40

no-image

mc68hc05jb4p

Manufacturer Part Number
mc68hc05jb4p
Description
Mc68hc705jb4 Microcontroller
Manufacturer
Freescale Semiconductor, Inc
Datasheet
GENERAL RELEASE SPECIFICATION
5.1
5.2
5.3
5.3.1 Power-On Reset (POR)
POWER-ON RESET
A positive transition on the V
reset is strictly for conditions during powering up and cannot be used to detect
drops in power supply voltage.
A 4064 t
the clock generator to stabilize. If the RESET pin is at logic zero at the end of the
multiple t
RESET pin goes to a logic one.
EXTERNAL RESET
A logic zero applied to the RESET pin for 1.5t
This pin is connected to a Schmitt trigger input gate to provide and upper and
lower threshold voltage separated by a minimum amount of hysteresis. The exter-
nal reset occurs whenever the RESET pin is pulled below the lower threshold and
remains in reset until the RESET pin rises above the upper threshold. This active
low input will generate the internal RST signal that resets the CPU and peripher-
als.
The RESET pin can also act as an open drain output. It will be pulled to a low
state by an internal pulldown device that is activated by three internal reset
sources. This RESET pulldown device will only be asserted for 3 - 4 cycles of the
internal clock, f
external RESET pin is asserted, the pulldown device will not be turned on.
Do not connect the RESET pin directly to V
supply designs when the internal pulldown on the RESET pin activates.
INTERNAL RESETS
The five internally generated resets are the initial power-on reset function, the
COP Watchdog timer reset, the low voltage reset, and the illegal address detector.
Only the COP Watchdog timer reset, low voltage reset and illegal address detec-
tor will also assert the pulldown device on the RESET pin for the duration of the
reset function or 3 - 4 internal clock cycles, whichever is longer.
The internal POR is generated on power-up to allow the clock oscillator to stabi-
lize. The POR is strictly for power turn-on conditions and is not able to detect a
drop in the power supply voltage (brown-out). There is an oscillator stabilization
delay of 4064 internal processor bus clock cycles after the oscillator becomes
active.
CYC
CYC
(internal clock cycle) delay after the oscillator becomes active allows
time, the MCU remains in the reset condition until the signal on the
OP
Freescale Semiconductor, Inc.
, or as long as the internal reset source is asserted. When the
For More Information On This Product,
Go to: www.freescale.com
February 24, 1999
DD
pin generates a power-on reset. The power-on
RESETS
NOTE
DD
, as this may overload some power
CYC
generates an external reset.
REV

Related parts for mc68hc05jb4p