ep2sgx30c Altera Corporation, ep2sgx30c Datasheet - Page 127

no-image

ep2sgx30c

Manufacturer Part Number
ep2sgx30c
Description
Stratix Ii Gx Device Data Sheet
Manufacturer
Altera Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ep2sgx30cF780C3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep2sgx30cF780C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep2sgx30cF780C3N
Manufacturer:
ALTERA
0
Part Number:
ep2sgx30cF780C3N
Manufacturer:
ALTERA
Quantity:
35
Part Number:
ep2sgx30cF780C4
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
ep2sgx30cF780C4
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep2sgx30cF780C4
Manufacturer:
ALTERA
Quantity:
35
Part Number:
ep2sgx30cF780C4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
ep2sgx30cF780C5
Manufacturer:
ALTERA
Quantity:
672
Part Number:
ep2sgx30cF780C5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
ep2sgx30cF780C5N
0
Part Number:
ep2sgx30cF780I4N
Manufacturer:
SANYO
Quantity:
10
Figure 2–82. Stratix II GX IOE in DDR Input I/O Configuration
Notes to
(1)
(2)
(3)
(4)
Altera Corporation
October 2007
Column, Row,
Interconnect
or Local
All input signals to the IOE can be inverted at the IOE.
This signal connection is only allowed on dedicated DQ function pins.
This signal is for dedicated DQS function pins only.
The optional PCI clamp is only available on column I/O pins.
ioe_clk[7..0]
Figure
DQS Local
2–82:
Bus (2)
sclr/spreset
clkin
ce_in
aclr/apreset
Chip-Wide Reset
Input Register
Input Register
D
CLRN/PRN
ENA
D
CLRN/PRN
ENA
Input RegisterDelay
I
nput Pin to
Q
Q
Note (1)
Stratix II GX Device Handbook, Volume 1
D
ENA
CLRN/PRN
To DQS Logic
Latch
Block (3)
Q
VCCIO
Stratix II GX Architecture
VCCIO
PCI Clamp (4)
Bus-Hold
Termination
Circuit
On-Chip
Programmable
Pull-Up
Resistor
2–119

Related parts for ep2sgx30c