LPC3130 Philips Semiconductors (Acquired by NXP), LPC3130 Datasheet - Page 23

no-image

LPC3130

Manufacturer Part Number
LPC3130
Description
Manufacturer
Philips Semiconductors (Acquired by NXP)
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC3130FET
Manufacturer:
NXP
Quantity:
5 000
Part Number:
LPC3130FET180
Manufacturer:
Numonyx
Quantity:
6 700
Part Number:
LPC3130FET180
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
LPC3130FET180,551
Quantity:
9 999
Part Number:
LPC3130FET180,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
LPC3130FET180551
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
LPC3130FET296
Manufacturer:
NXP
Quantity:
5 000
NXP Semiconductors
LPC3130_3131_0
Preliminary data sheet
6.14 APB bridge
6.15 Clock Generation Unit (CGU)
The APB bridge is a bus bridge between the AMBA Advanced High-performance Bus
(AHB) and the ARM Peripheral Bus (APB) interface.
The module supports two different architectures:
The clock generation unit generates all clock signals in the system and controls the reset
signals for all modules.
The structure of the CGU is shown in
belongs to one of the domains. Each clock domain is fed by a single base clock that
originates from one of the available clock sources. Within a clock domain, fractional
dividers are available to divide the base clock to a lower frequency.
Supports all combinations of 32-bit masters and slaves (fully connected interconnect
matrix).
Round-robin priority mechanism for bus arbitration: all masters have the same priority
and get bus access in their natural order
Four devices on a master port (listed in their natural order for bus arbitration):
– DMA
– ARM926 instruction port
– ARM926 data port
– USB OTG
Devices on a slave port (some ports are shared between multiple devices):
– AHB to APB Bridge 0
– AHB to APB Bridge 1
– AHB to APB Bridge 2
– AHB to APB Bridge 3
– AHB to APB Bridge 4
– Interrupt Controller
– NAND flash controller
– MCI SD/SDIO
– USB 2.0 HS OTG.
– 96 kB ISRAM
– 96 kB ISRAM (LPC3131 only)
– 128 kB ROM
– MPMC (Multi-Purpose Memory Controller)
Single Clock Architecture, synchronous bridge. The same clock is used at the AHB
side and at the APB side of the bridge. The AHB-to-APB4 bridge uses this
architecture.
Dual Clock Architecture, asynchronous bridge. Different clocks are used at the AHB
side and at the APB side of the bridge. The AHB-toAPB0, AHB-to-APB1,
AHB-to-APB2, and AHB-to-APB3 bridges use this architecture.
Rev. 0.08 — 25 September 2008
Figure
7. Each output clock generated by the CGU
LPC3130/3131
© NXP B.V. 2008. All rights reserved.
23 of 60

Related parts for LPC3130