SAM3SD8B Atmel Corporation, SAM3SD8B Datasheet - Page 399

no-image

SAM3SD8B

Manufacturer Part Number
SAM3SD8B
Description
Manufacturer
Atmel Corporation
Datasheets
Figure 23-22. TDF Mode = 0: TDF wait states between read and write accesses on the same chip select
23.12 External Wait
23.12.1
11090A–ATARM–10-Feb-12
11090A–ATARM–10-Feb-12
write2 controlling signal
read1 controlling signal
Restriction
A[23:0]
(NWE)
(NRD)
D[7:0]
MCK
Any access can be extended by an external device using the NWAIT input signal of the SMC.
The EXNW_MODE field of the SMC_MODE register on the corresponding chip select must be
set to either to “10” (frozen mode) or “11” (ready mode). When the EXNW_MODE is set to “00”
(disabled), the NWAIT signal is simply ignored on the corresponding chip select. The NWAIT
signal delays the read or write operation in regards to the read or write controlling signal,
depending on the read and write modes of the corresponding chip select.
When one of the EXNW_MODE is enabled, it is mandatory to program at least one hold cycle
for the read/write controlling signal. For that reason, the NWAIT signal cannot be used in Page
Mode
page
The NWAIT signal is assumed to be a response of the external device to the read/write request
of the SMC. Then NWAIT is examined by the SMC only in the pulse state of the read or write
controlling signal. The assertion of the NWAIT signal outside the expected period has no impact
on SMC behavior.
TDF_CYCLES = 5
405).
(“Asynchronous Page Mode” on page
read1 cycle
read1 hold = 1
Read to Write
Wait State
TDF_CYCLES = 5
4 TDF WAIT STATES
408), or in Slow Clock Mode
write2 setup = 1
SAM3S8/SD8
SAM3S8/SD8
(optimization disabled)
(“Slow Clock Mode” on
TDF_MODE = 0
write2 cycle
399
399

Related parts for SAM3SD8B