ATUC64L4U Atmel Corporation, ATUC64L4U Datasheet - Page 81

no-image

ATUC64L4U

Manufacturer Part Number
ATUC64L4U
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATUC64L4U

Flash (kbytes)
64 Kbytes
Pin Count
48
Max. Operating Frequency
50 MHz
Cpu
32-bit AVR
# Of Touch Channels
17
Hardware Qtouch Acquisition
Yes
Max I/o Pins
36
Ext Interrupts
36
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
1
Twi (i2c)
2
Uart
4
Lin
4
Ssc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
12
Adc Speed (ksps)
460
Analog Comparators
8
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
No
Sram (kbytes)
16
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
Yes
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.62 to 3.6
Operating Voltage (vcc)
1.62 to 3.6
Fpu
No
Mpu / Mmu
Yes / No
Timers
6
Output Compare Channels
18
Input Capture Channels
12
Pwm Channels
35
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATUC64L4U-AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATUC64L4U-AUT
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATUC64L4U-D3HR
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATUC64L4U-H
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATUC64L4U-U
Manufacturer:
ATMEL
Quantity:
20
Part Number:
ATUC64L4U-ZUT
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
8.11
32002F–03/2010
Multiple data memory access instructions
These instructions perform multiple data accesses. The incremental accesses are performed as
word accesses. The number of cycles is dependent on the number of registers to load or store,
n. The issue latency must be modified as follows:
The instructions in this group will be aborted immediately if any interrupts are pending, in order
to limit the interrupt latency.
Table 8-8.
Mnemonics
ldm
ldm
ldmts
ldmts
popm
pushm
stm
stm
stmts
stmts
• LDM and POPM will use an additional cycle if testing of R12 is performed
• LDM and POPM that updates PC will cause a change-of-flow, which is performed in parallel
• The issue latency for HSB accesses increases if the HSB bus is busy or the slave inserts wait
with the pointer writeback and therefore has a penalty of only one cycle.
states.
Multiple data memory accesses
E
E
E
E
C
C
E
E
E
E
Operands
Rp, Reglist16
Rp++, Reglist16
Rp, Reglist16
Rp++, Reglist16
Reglist8
Reglist8
Rp, Reglist16
--Rp, Reglist16
Rp, Reglist16
--Rp, Reglist16
Description
Load multiple registers. R12 is
tested if PC is loaded. If PC is in the
register list, p=1, otherwise p=0.
Load multiple registers. R12 is
tested if PC is loaded.
Load multiple registers for task
switch.
Load multiple registers for task
switch.
Pop multiple registers from stack.
R12 is tested if PC is popped.
Store multiple registers.
Store multiple registers.
Store multiple registers for task
switch.
Store multiple registers for task
switch.
Push multiple registers to stack.
Issue
latency
IRAM
1+n+p
2+n
1+n
2+n
2+n
2+n
1+n
2+n
1+n
2+n
AVR32
Issue
latency
HSB
1+2n+p
1+2n
1+2n
1+2n
1+2n
3+n
2+n
3+n
2+n
3+n
81

Related parts for ATUC64L4U