MC68MH360RC25L Freescale Semiconductor, MC68MH360RC25L Datasheet - Page 6

no-image

MC68MH360RC25L

Manufacturer Part Number
MC68MH360RC25L
Description
IC MPU QUICC 25MHZ 241-PGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68MH360RC25L

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
241-PGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Paragraph
Number
2.1.9
2.2
2.3
2.4
2.4.1
2.4.1.1
2.4.1.2
2.4.1.3
2.4.1.4
2.4.2
2.4.2.1
2.4.2.2
2.4.2.3
2.4.2.4
2.4.2.5
3.1
3.2
4.1
4.1.1
4.1.2
4.1.3
4.2
4.3
4.4
5.1
5.2
5.3
5.3.1
5.3.2
5.3.3
Global Multichannel Parameters ..........................................................................2-5
Multiple SCC Assignment Tables ......................................................................2-10
Channel-Specific Parameters..............................................................................2-14
Transmit Commands.............................................................................................3-1
Receive Commands ..............................................................................................3-2
Global Error Events ..............................................................................................4-2
SCC Event Register (SCCE) ................................................................................4-3
Interrupt Table Entry ............................................................................................4-5
Channel Interrupt Processing Flow ......................................................................4-7
Receive Buffer Descriptor ....................................................................................5-1
Transmit Buffer Descriptor ..................................................................................5-5
Placement of Buffer Descriptors ..........................................................................5-7
Data Buffer .......................................................................................................2-5
Channel-Specific HDLC Parameters..............................................................2-14
Channel-Specific Transparent Parameters .....................................................2-20
Global Underrun (GUN)...................................................................................4-3
Global Overrun (GOV) in the FIFO.................................................................4-3
Restart from a Global Error..............................................................................4-3
MC68MH360 Internal Memory Structure........................................................5-7
Parameter RAM Usage for QMC over Several SCCs......................................5-9
MPC860MH Internal Memory Structure .......................................................5-14
Freescale Semiconductor, Inc.
CHAMR—Channel Mode Register (HDLC).............................................2-15
TSTATE—Tx Internal State (HDLC)........................................................2-17
INTMSK—Interrupt Mask (HDLC) ..........................................................2-18
RSTATE—Rx Internal State (HDLC) .......................................................2-19
CHAMR—Channel Mode Register (Transparent Mode) ..........................2-21
TSTATE—Tx Internal State (Transparent Mode) .....................................2-23
INTMSK—Interrupt Mask (Transparent Mode)........................................2-24
TRNSYNC—Transparent Synchronization ...............................................2-24
RSTATE—Rx Internal State (Transparent Mode).....................................2-28
For More Information On This Product,
Go to: www.freescale.com
Buffer Descriptors
QMC Commands
QMC Exceptions
CONTENTS
QMC Supplement
Chapter 3
Chapter 4
Chapter 5
Title
Number
Page

Related parts for MC68MH360RC25L