EP20K100QC240-3 Altera, EP20K100QC240-3 Datasheet - Page 62

IC APEX 20K FPGA 100K 240-PQFP

EP20K100QC240-3

Manufacturer Part Number
EP20K100QC240-3
Description
IC APEX 20K FPGA 100K 240-PQFP
Manufacturer
Altera
Series
APEX-20K®r
Datasheet

Specifications of EP20K100QC240-3

Number Of Logic Elements/cells
4160
Number Of Labs/clbs
416
Total Ram Bits
53248
Number Of I /o
189
Number Of Gates
263000
Voltage - Supply
2.375 V ~ 2.625 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
240-MQFP, 240-PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-1094

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP20K100QC240-3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K100QC240-3
Manufacturer:
ML
Quantity:
8
Part Number:
EP20K100QC240-3
Manufacturer:
ALTERA
0
Part Number:
EP20K100QC240-3C
Manufacturer:
ALTERA
0
Part Number:
EP20K100QC240-3N
Manufacturer:
ALTERA
Quantity:
150
Part Number:
EP20K100QC240-3N
Manufacturer:
ALTERA
0
Part Number:
EP20K100QC240-3V
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
APEX 20K Programmable Logic Device Family Data Sheet
Notes to
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10) The I
(11) The I
(12) This value is specified for normal device operation. The value may vary during power-up.
(13) Pin pull-up resistance values will be lower if an external source drives the pin higher than V
(14) Capacitance is sample-tested only.
62
C
C
C
V
V
V
I
T
T
T
Symbol
Symbol
Table 26. APEX 20K 5.0-V Tolerant Device Capacitance
Table 27. APEX 20KE Device Absolute Maximum Ratings
OUT
IN
INCLK
OUT
STG
AMB
J
CCINT
CCIO
I
See the Operating Requirements for Altera Devices Data Sheet.
All APEX 20K devices are 5.0-V tolerant.
Minimum DC input is –0.5 V. During transitions, the inputs may undershoot to –2.0 V or overshoot to 5.75 V for
input currents less than 100 mA and periods shorter than 20 ns.
Numbers in parentheses are for industrial-temperature-range devices.
Maximum V
All pins, including dedicated inputs, clock I/O, and JTAG pins, may be driven before V
powered.
Typical values are for T
These values are specified in the APEX 20K device recommended operating conditions, shown in Table 26 on
page 62.
The APEX 20K input buffers are compatible with 2.5-V and 3.3-V (LVTTL and LVCMOS) signals. Additionally, the
input buffers are 3.3-V PCI compliant when V
as well as output pins.
Tables 23
OH
OL
Input capacitance
Input capacitance on dedicated
clock pin
Output capacitance
Supply voltage
DC input voltage
DC output current, per pin
Storage temperature
Ambient temperature
Junction temperature
parameter refers to low-level TTL, PCI, or CMOS output current. This parameter applies to open-drain pins
parameter refers to high-level TTL, PCI or CMOS output current.
CC
Parameter
through 26:
Parameter
rise time is 100 ms, and V
A
= 25
Tables 27
recommended operating conditions, DC operating conditions, and
capacitance for 1.8-V APEX 20KE devices.
° C, V
CCINT
V
V
V
With respect to ground
No bias
Under bias
PQFP, RQFP, TQFP, and BGA packages,
under bias
Ceramic PGA packages, under bias
through
IN
IN
OUT
= 2.5 V, and V
CC
= 0 V, f = 1.0 MHz
= 0 V, f = 1.0 MHz
= 0 V, f = 1.0 MHz
must rise monotonically.
CCIO
30
and V
provide information on absolute maximum ratings,
CCIO
Conditions
Conditions
CCINT
= 2.5 or 3.3 V.
(2)
Notes
meet the relationship shown in Figure 33 on page 68.
Note (1)
(2),
(14)
Min
Min
–0.5
–0.5
–0.5
–25
–65
–65
CCINT
CCIO
Altera Corporation
and V
.
Max
Max
150
135
135
150
2.5
4.6
4.6
CCIO
12
25
8
8
are
Unit
Unit
mA
° C
° C
° C
° C
pF
pF
pF
V
V
V

Related parts for EP20K100QC240-3