EP20K100QC240-3 Altera, EP20K100QC240-3 Datasheet - Page 13

IC APEX 20K FPGA 100K 240-PQFP

EP20K100QC240-3

Manufacturer Part Number
EP20K100QC240-3
Description
IC APEX 20K FPGA 100K 240-PQFP
Manufacturer
Altera
Series
APEX-20K®r
Datasheet

Specifications of EP20K100QC240-3

Number Of Logic Elements/cells
4160
Number Of Labs/clbs
416
Total Ram Bits
53248
Number Of I /o
189
Number Of Gates
263000
Voltage - Supply
2.375 V ~ 2.625 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
240-MQFP, 240-PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-1094

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP20K100QC240-3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K100QC240-3
Manufacturer:
ML
Quantity:
8
Part Number:
EP20K100QC240-3
Manufacturer:
ALTERA
0
Part Number:
EP20K100QC240-3C
Manufacturer:
ALTERA
0
Part Number:
EP20K100QC240-3N
Manufacturer:
ALTERA
Quantity:
150
Part Number:
EP20K100QC240-3N
Manufacturer:
ALTERA
0
Part Number:
EP20K100QC240-3V
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Altera Corporation
Figure 5. APEX 20K Logic Element
labclkena2
data1
data2
data3
data4
Chip-Wide
labclkena1
labclk1
labclk2
labclr1
labclr2
Reset
Look-Up
Asynchronous
Clear/Preset/
(LUT)
Table
Load Logic
Clock &
Clock Enable
Select
Carry-Out
Carry-In
Chain
Carry
Logic Element
The LE, the smallest unit of logic in the APEX 20K architecture, is compact
and provides efficient logic usage. Each LE contains a four-input LUT,
which is a function generator that can quickly implement any function of
four variables. In addition, each LE contains a programmable register and
carry and cascade chains. Each LE drives the local interconnect, MegaLAB
interconnect, and FastTrack Interconnect routing structures. See
Each LE’s programmable register can be configured for D, T, JK, or SR
operation. The register’s clock and clear control signals can be driven by
global signals, general-purpose I/O pins, or any internal logic. For
combinatorial functions, the register is bypassed and the output of the
LUT drives the outputs of the LE.
Cascade-In
Cascade
Chain
Cascade-Out
Synchronous
LAB-wide
Load
Synchronous
Load & Clear
Logic
APEX 20K Programmable Logic Device Family Data Sheet
Synchronous
LAB-wide
Clear
D
ENA
CLRN
PRN
Register Bypass
Packed
Register Select
Q
Register
Programmable
To F astTrack Interconnect,
MegaLAB Interconnect,
or Local Interconnect
To F astTrack Interconnect,
MegaLAB Interconnect,
or Local Interconnect
Figure
13
5.

Related parts for EP20K100QC240-3