EP20K100QC240-3 Altera, EP20K100QC240-3 Datasheet - Page 55

IC APEX 20K FPGA 100K 240-PQFP

EP20K100QC240-3

Manufacturer Part Number
EP20K100QC240-3
Description
IC APEX 20K FPGA 100K 240-PQFP
Manufacturer
Altera
Series
APEX-20K®r
Datasheet

Specifications of EP20K100QC240-3

Number Of Logic Elements/cells
4160
Number Of Labs/clbs
416
Total Ram Bits
53248
Number Of I /o
189
Number Of Gates
263000
Voltage - Supply
2.375 V ~ 2.625 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
240-MQFP, 240-PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-1094

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP20K100QC240-3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K100QC240-3
Manufacturer:
ML
Quantity:
8
Part Number:
EP20K100QC240-3
Manufacturer:
ALTERA
0
Part Number:
EP20K100QC240-3C
Manufacturer:
ALTERA
0
Part Number:
EP20K100QC240-3N
Manufacturer:
ALTERA
Quantity:
150
Part Number:
EP20K100QC240-3N
Manufacturer:
ALTERA
0
Part Number:
EP20K100QC240-3V
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Altera Corporation
IEEE Std.
1149.1 (JTAG)
Boundary-Scan
Support
Note to
(1)
SAMPLE/PRELOAD
EXTEST
BYPASS
USERCODE
IDCODE
ICR Instructions
SignalTap Instructions
(1)
Table 19. APEX 20K JTAG Instructions
JTAG Instruction
The EP20K1500E device supports the JTAG BYPASS instruction and the SignalTap instructions.
Table
(1)
19:
Allows a snapshot of signals at the device pins to be captured and examined during
normal device operation, and permits an initial data pattern to be output at the device
pins. Also used by the SignalTap embedded logic analyzer.
Allows the external circuitry and board-level interconnections to be tested by forcing a
test pattern at the output pins and capturing test results at the input pins.
Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST
data to pass synchronously through selected devices to adjacent devices during
normal device operation.
Selects the 32-bit USERCODE register and places it between the TDI and TDO pins,
allowing the USERCODE to be serially shifted out of TDO.
Selects the IDCODE register and places it between TDI and TDO, allowing the
IDCODE to be serially shifted out of TDO.
Used when configuring an APEX 20K device via the JTAG port with a MasterBlaster
or ByteBlasterMV
via an embedded processor.
Monitors internal device operation with the SignalTap embedded logic analyzer.
All APEX 20K devices provide JTAG BST circuitry that complies with the
IEEE Std. 1149.1-1990 specification. JTAG boundary-scan testing can be
performed before or after configuration, but not during configuration.
APEX 20K devices can also use the JTAG port for configuration with the
Quartus II software or with hardware using either Jam Files (.jam) or Jam
Byte-Code Files (.jbc). Finally, APEX 20K devices use the JTAG port to
monitor the logic operation of the device with the SignalTap embedded
logic analyzer. APEX 20K devices support the JTAG instructions shown in
Table
SignalTap instructions, they do not support boundary-scan testing or the
use of the JTAG port for configuration.
19. Although EP20K1500E devices support the JTAG BYPASS and
TM
download cable, or when using a Jam File or Jam Byte-Code File
APEX 20K Programmable Logic Device Family Data Sheet
Description
TM
55

Related parts for EP20K100QC240-3