EP20K100QC240-3 Altera, EP20K100QC240-3 Datasheet - Page 45

IC APEX 20K FPGA 100K 240-PQFP

EP20K100QC240-3

Manufacturer Part Number
EP20K100QC240-3
Description
IC APEX 20K FPGA 100K 240-PQFP
Manufacturer
Altera
Series
APEX-20K®r
Datasheet

Specifications of EP20K100QC240-3

Number Of Logic Elements/cells
4160
Number Of Labs/clbs
416
Total Ram Bits
53248
Number Of I /o
189
Number Of Gates
263000
Voltage - Supply
2.375 V ~ 2.625 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
240-MQFP, 240-PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-1094

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP20K100QC240-3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K100QC240-3
Manufacturer:
ML
Quantity:
8
Part Number:
EP20K100QC240-3
Manufacturer:
ALTERA
0
Part Number:
EP20K100QC240-3C
Manufacturer:
ALTERA
0
Part Number:
EP20K100QC240-3N
Manufacturer:
ALTERA
Quantity:
150
Part Number:
EP20K100QC240-3N
Manufacturer:
ALTERA
0
Part Number:
EP20K100QC240-3V
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Altera Corporation
f
Figure 29. APEX 20KE I/O Banks
Notes to
(1)
(2)
Power Sequencing & Hot Socketing
Because APEX 20K and APEX 20KE devices can be used in a mixed-
voltage environment, they have been designed specifically to tolerate any
possible power-up sequence. Therefore, the V
supplies may be powered in any order.
For more information, please refer to the “Power Sequencing
Considerations” section in the Configuring APEX 20KE & APEX 20KC
Devices chapter of the Configuration Devices Handbook.
Signals can be driven into APEX 20K devices before and during power-up
without damaging the device. In addition, APEX 20K devices do not drive
out during power-up. Once operating conditions are reached and the
device is configured, APEX 20K and APEX 20KE devices operate as
specified by the user.
LVDS/LVPECL
Block (2)
Output
I/O Bank 8
I/O Bank 7
For more information on placing I/O pins in LVDS blocks, refer to the Guidelines for
Using LVDS Blocks section in Application Note 120 (Using LVDS in APEX 20KE
Devices).
If the LVDS input and output blocks are not used for LVDS, they can support all of
the I/O standards and can be used as input, output, or bidirectional pins with
V
CCIO
(1)
Figure
set to 3.3 V, 2.5 V, or 1.8 V.
29:
APEX 20K Programmable Logic Device Family Data Sheet
I/O Bank 6
I/O Bank 1
Regular I/O Blocks Support
LVTTL
LVCMOS
2.5 V
1.8 V
3.3 V PCI
LVPECL
HSTL Class I
GTL+
SSTL-2 Class I and II
SSTL-3 Class I and II
CTT
AGP
I/O Bank 2
I/O Bank 5
Individual
Power Bus
CCIO
and V
CCINT
I/O Bank 3
I/O Bank 4
(1)
LVDS/LVPECL
Block (2)
power
Input
45

Related parts for EP20K100QC240-3