EP20K100QC240-3 Altera, EP20K100QC240-3 Datasheet - Page 50

IC APEX 20K FPGA 100K 240-PQFP

EP20K100QC240-3

Manufacturer Part Number
EP20K100QC240-3
Description
IC APEX 20K FPGA 100K 240-PQFP
Manufacturer
Altera
Series
APEX-20K®r
Datasheet

Specifications of EP20K100QC240-3

Number Of Logic Elements/cells
4160
Number Of Labs/clbs
416
Total Ram Bits
53248
Number Of I /o
189
Number Of Gates
263000
Voltage - Supply
2.375 V ~ 2.625 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
240-MQFP, 240-PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-1094

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP20K100QC240-3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K100QC240-3
Manufacturer:
ML
Quantity:
8
Part Number:
EP20K100QC240-3
Manufacturer:
ALTERA
0
Part Number:
EP20K100QC240-3C
Manufacturer:
ALTERA
0
Part Number:
EP20K100QC240-3N
Manufacturer:
ALTERA
Quantity:
150
Part Number:
EP20K100QC240-3N
Manufacturer:
ALTERA
0
Part Number:
EP20K100QC240-3V
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
APEX 20K Programmable Logic Device Family Data Sheet
50
f
f
f
f
t
f
t
t
t
OUT
CLK1
CLK2
CLK4
OUTDUTY
CLKDEV
R
F
LOCK
Table 15. APEX 20K ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices (Part 1 of 2)
Symbol
(1)
Output frequency
Input clock frequency (ClockBoost clock
multiplication factor equals 1)
Input clock frequency (ClockBoost clock
multiplication factor equals 2)
Input clock frequency (ClockBoost clock
multiplication factor equals 4)
Duty cycle for ClockLock/ClockBoost-generated
clock
Input deviation from user specification in the
Quartus II software (ClockBoost clock
multiplication factor equals 1)
Input rise time
Input fall time
Time required for ClockLock/ClockBoost to
acquire lock
(4)
Figure 30. Specifications for the Incoming & Generated Clocks
Note to
(1)
Table 15
parameters for -1 speed-grade devices.
ClockLock
Generated
Clock
The tI parameter refers to the nominal input clock period; the tO parameter refers
to the nominal output clock period.
Parameter
Input
Clock
Figure
summarizes the APEX 20K ClockLock and ClockBoost
t
30:
R
(2)
f
CLK1
t
OUTDUTY
f
CLK4
,
t
f
F
CLK2
,
t
INDUTY
t
t
O
O
t
t
I +
O +
Min
t
25
25
16
10
40
t
INCLKSTB
JITTER
t
O
t
JITTER
25,000
180
Max
180
90
48
60
10
5
5
t
(1)
I +
Altera Corporation
(3)
t
CLKDEV
Note (1)
PPM
MHz
MHz
MHz
MHz
Unit
ns
ns
µs
%

Related parts for EP20K100QC240-3