UPD70F3736GK-GAK-AX Renesas Electronics America, UPD70F3736GK-GAK-AX Datasheet - Page 196

no-image

UPD70F3736GK-GAK-AX

Manufacturer Part Number
UPD70F3736GK-GAK-AX
Description
MCU 32BIT V850ES/JX3-L 80-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Lr
Datasheet

Specifications of UPD70F3736GK-GAK-AX

Package / Case
*
Voltage - Supply (vcc/vdd)
2.2 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Speed
20MHz
Number Of I /o
66
Core Processor
RISC
Program Memory Type
FLASH
Ram Size
16K x 8
Program Memory Size
256KB (256K x 8)
Data Converters
A/D 8x10b, D/A 1x8b
Oscillator Type
Internal
Peripherals
DMA, LVD, PWM, WDT
Connectivity
CSI, EBI/EMI, I²C, UART/USART
Core Size
32-Bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3736GK-GAK-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
196
(4) TMPn I/O control register 1 (TPnIOC1)
The TPnIOC1 register is an 8-bit register that controls the valid edge of the capture trigger input signals (TIPn0,
TIPn1 pins).
This register can be read or written in 8-bit or 1-bit units.
Reset sets this register to 00H.
(n = 0 to 2, 5)
TPnIOC1
After reset: 00H
Cautions 1. Rewrite
TPnIS3
TPnIS1
CHAPTER 7 16-BIT TIMER/EVENT COUNTER P (TMP)
0
0
1
1
0
0
1
1
7
0
2. The TPnIS3 to TPnIS0 bits are valid only in the free-
R/W
TPnIS2
TPnIS0
TPnCTL0.TPnCE bit = 0. (The same value can be written
when the TPnCE bit = 1.)
performed, clear the TPnCE bit to 0 and then set the bits
again.
running timer mode and the pulse width measurement
mode.
possible.
Preliminary User’s Manual U18952EJ1V0UD
6
0
0
1
0
1
0
1
0
1
Address:
No edge detection (capture operation invalid)
Detection of rising edge
Detection of falling edge
Detection of both edges
No edge detection (capture operation invalid)
Detection of rising edge
Detection of falling edge
Detection of both edges
In all other modes, a capture operation is not
Capture trigger input signal (TIPn1 pin) valid edge setting
Capture trigger input signal (TIPn0 pin) valid edge setting
5
0
the
TPnIS3
TP0IOC1 FFFFF593H, TP1IOC1 FFFFF5A3H,
TP2IOC1 FFFFF5B3H, TP5IOC1 FFFFF5E3H
4
0
TPnIS3
to
3
If rewriting was mistakenly
TPnIS0
TPnIS2
2
bits
TPnIS1
1
when
TPnIS0
0
the

Related parts for UPD70F3736GK-GAK-AX