HD6417727BP160CV Renesas Electronics America, HD6417727BP160CV Datasheet - Page 695

IC SH MPU ROMLESS 240BGA

HD6417727BP160CV

Manufacturer Part Number
HD6417727BP160CV
Description
IC SH MPU ROMLESS 240BGA
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417727BP160CV

Core Processor
SH-3 DSP
Core Size
32-Bit
Speed
160MHz
Connectivity
FIFO, SCI, SIO, SmartCard, USB
Peripherals
DMA, LCD, POR, WDT
Number Of I /o
104
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.7 V ~ 2.05 V
Data Converters
A/D 6x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
240-BGA
Package
240CSP
Family Name
SuperH
Maximum Speed
160 MHz
Operating Supply Voltage
1.8|3.3 V
Data Bus Width
32 Bit
Number Of Programmable I/os
104
Interface Type
SCI/USB
On-chip Adc
6-chx10-bit
On-chip Dac
2-chx8-bit
Number Of Timers
4
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417727BP160CV
Manufacturer:
LITEON
Quantity:
46 000
Part Number:
HD6417727BP160CV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
20.3.5
Control data outputs the control command to CODEC and receive the state of CODEC. SIOF
support the following two operations as an interface operation of control data.
• Control by the slot positions
• Control by secondary FS
Control data is effective when selecting 16 bit as data length and MSB first receive mode.
(1) Control by Slot Positions (Master Mode 1)
This is the method that dedicates the slot passion of control data in a frame to transmit or receive
the control data.
Figure 20.7 shows a sample of control data interface timing by slot position.
Note: When using this method, peripheral clock (Pφ) should be used as the master clock (Master
SCK_SIO
SIOFSYNC
TXD_SIO
RXD_SIO
Clock Select (MSSEL) = 1).
Control Data Interface
Setting: TRMD = 00 or 10, REDG = 0,
TDLE = 1,
RDLE = 1,
CD0E = 1,
Slot No.0 Slot No.1 Slot No.2 Slot No.3
Lch. DATA Control ch.0 Rch. DATA Control ch.1
Figure 20.7 Control Data Interface (Slot Position)
TDLA3 to TDLA0 = 0000,
RDLA3 to RDLA0 = 0000,
CD0A3 to CD0A0 = 0001,
1 frame
Rev.6.00 Mar. 27, 2009 Page 637 of 1036
FL = (frame length 128 bits),
TDRE = 1,
RDRE = 1,
CD1E = 1,
Section 20 Serial IO (SIOF)
TDRA3 to TDRA0 = 0010,
RDRA3 to RDRA0 = 0010,
CD1A3 to CD1A0 = 0011
REJ09B0254-0600

Related parts for HD6417727BP160CV