HD6417705F133BV Renesas Electronics America, HD6417705F133BV Datasheet - Page 616

MPU 3V 0K PB-FREE 208 FP

HD6417705F133BV

Manufacturer Part Number
HD6417705F133BV
Description
MPU 3V 0K PB-FREE 208 FP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417705F133BV

Core Processor
SH-3
Core Size
32-Bit
Speed
133MHz
Connectivity
EBI/EMI, FIFO, IrDA, SCI, USB
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
105
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
208-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
23.2
Table 23.1 shows the pin configuration of the UDI.
Table 23.1 Pin Configuration
Rev. 2.00, 09/03, page 568 of 690
Pin Name
TCK *
TMS *
T R S T
TDI *
TDO
A S E M D 0
*
Input/Output Pins
*
Input/Output
Input
Input
Input
Input
Output
Input
Description
Serial Data Input/Output Clock Pin
Data is serially supplied to the UDI from the data input pin
(TDI), and output from the data output pin (TDO), in
synchronization with this clock.
Mode Select Input Pin
The state of the TAP control circuit is determined by changing
this signal in synchronization with TCK. The protocol is
supported to the JTAG standard (IEEE Std.1149.1).
Reset Input Pin
Input is accepted asynchronously with respect to TCK, and
when low, the UDI is reset.
constant period when power is turned on regardless of using
the UDI function. As the same as the
pin should be driven low at the power-on reset state and driven
high after the power-on reset state is released. This is different
from the JTAG standard.
See section 23.4.2, Reset Configuration, for more information.
Serial Data Input Pin
Data transfer to the UDI is executed by changing this signal in
synchronization with TCK.
Serial Data Output Pin
Data read from the UDI is executed by reading this pin in
synchronization with TCK. The data output timing depends on
the command type set in the SDIR. See section 23.3.2,
Instruction Register (SDIR), for more information.
ASE Mode Select Pin
If a low level is input at the
is asserted, ASE mode is entered; if a high level is input, normal
mode is entered. In ASE mode, dedicated emulator function
can be used. The input level at the
for at least one cycle after
23.4.2, Reset Configuration, for more information.
R E S E T P
A S E M D 0
T R S T
must be held low for a
A S E M D 0
negation. See section
pin while the
R E S E T P
pin should be held
pin, the
R E S E T P
T R S T
pin

Related parts for HD6417705F133BV