EP9312-CBZ Cirrus Logic Inc, EP9312-CBZ Datasheet - Page 236

IC ARM9 SOC UNIVERSAL 352PBGA

EP9312-CBZ

Manufacturer Part Number
EP9312-CBZ
Description
IC ARM9 SOC UNIVERSAL 352PBGA
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9312-CBZ

Core Size
16/32-Bit
Core Processor
ARM9
Speed
200MHz
Connectivity
EBI/EMI, EIDE, Ethernet, I²C, IrDA, Keypad/Touchscreen, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LCD, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
352-BGA
Controller Family/series
(ARM9)
No. Of I/o's
16
Ram Memory Size
16MB
Cpu Speed
200MHz
No. Of Timers
4
No. Of Pwm Channels
2
Digital Ic Case Style
BGA
Embedded Interface Type
AC97, I2S, SPI, UART, USB
Rohs Compliant
Yes
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
598-1258

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9312-CBZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
7
7-54
Raster Engine With Analog/LCD Integrated Timing and Interface
EP93xx User’s Guide
BLKPOL:
HSPOL:
V/CPOL:
CSYNC:
DATEN:
SYNCEN:
Copyright 2007 Cirrus Logic
1 - Pixel data output changes on falling edge of the clock
on the SPCLK pin
Blank Polarity - Read/Write
The value written to this bit selects the polarity of the
blanking signal on the BLANK pin:
0 - BLANK is active LOW (default)
1 - BLANK is active HIGH
Horizontal Sync Polarity - Read/Write
The value written to this bit selects the polarity of the
horizontal synchronization signal on the HSYNC pin:
0 - HSYNC is active LOW (default)
1 - HSYNC is active HIGH
Vertical / Composite Polarity - Read/Write
The value written to this bit selects the polarity of the
synchronization signal on the V_CSYNC pin:
0 - V_CSYNC is active LOW (default)
1 - V_CSYNC is active HIGH
Composite Sync - Read/Write
The value written to this bit selects whether the Vertical
Sync or the Composite Sync signal is routed to the
V_CSYNC pin:
0 - Vertical Sync
1 - Composite Sync
Pixel Data Enable - Read/Write
The value written to this bit selects whether pixel data is
output to the P[x] pins, or not:
0 - Pixel data output disabled
1 - Pixel data output enabled
Video Sync Enable - Read/Write
The value written to this bit selects whether
synchronization signals are output to the H_SYNC and
V_CSYNC pins, or not:
0 - Video SYNC outputs disabled
1 - Video SYNC outputs enabled
DS785UM1

Related parts for EP9312-CBZ