HD64F3437TFI16V Renesas Electronics America, HD64F3437TFI16V Datasheet - Page 312

no-image

HD64F3437TFI16V

Manufacturer Part Number
HD64F3437TFI16V
Description
MCU FLASH 60K 100-TQFP
Manufacturer
Renesas Electronics America
Datasheet

Specifications of HD64F3437TFI16V

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F3437TFI16V
Manufacturer:
Renesas Electronics America
Quantity:
135
Part Number:
HD64F3437TFI16V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Table 12.12 SSR Bit States and Data Transfer when Multiple Receive Errors Occur
Receive Error
Overrun error
Framing error
Parity error
Overrun and framing errors
Overrun and parity errors
Framing and parity errors
Overrun, framing, and parity errors
Notes: *1 Set to 1 before the overrun error occurs.
Line Break Detection: When the RxD pin receives a continuous stream of 0’s in asynchronous
mode (line-break state), a framing error occurs because the SCI detects a 0 stop bit. The value
H'00 is transferred from RSR to RDR. Software can detect the line-break state as a framing error
accompanied by H'00 data in RDR.
The SCI continues to receive data, so if the FER bit is cleared to 0 another framing error will
occur.
Sampling Timing and Receive Margin in Asynchronous Mode: The serial clock used by the
SCI in asynchronous mode runs at 16 times the bit rate. The falling edge of the start bit is detected
by sampling the RxD input on the falling edge of this clock. After the start bit is detected, each bit
of receive data in the frame (including the start bit, parity bit, and stop bit or bits) is sampled on
the rising edge of the serial clock pulse at the center of the bit. See figure 12.18.
It follows that the receive margin can be calculated as in equation (1).
When the absolute frequency deviation of the clock signal is 0 and the clock duty cycle is 0.5, data
can theoretically be received with distortion up to the margin given by equation (2). This is a
theoretical limit, however. In practice, system designers should allow a margin of 20% to 30%.
280
*2 Yes: The RSR contents are transferred to RDR.
No: The RSR contents are not transferred to RDR.
RDRF
1
0
0
1
1
0
1
*1
*1
*1
*1
ORER
1
0
0
1
1
0
1
SSR Bits
FER
0
1
0
1
0
1
1
PER
0
0
1
0
1
1
1
RSR
RDR
No
Yes
Yes
No
No
Yes
No
*2

Related parts for HD64F3437TFI16V