HD64F3437TFI16V Renesas Electronics America, HD64F3437TFI16V Datasheet - Page 309

no-image

HD64F3437TFI16V

Manufacturer Part Number
HD64F3437TFI16V
Description
MCU FLASH 60K 100-TQFP
Manufacturer
Renesas Electronics America
Datasheet

Specifications of HD64F3437TFI16V

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F3437TFI16V
Manufacturer:
Renesas Electronics America
Quantity:
135
Part Number:
HD64F3437TFI16V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
In receiving, the SCI operates as follows.
1. If an external clock is selected, data is input in synchronization with the input clock. If clock
2. Receive data is shifted into RSR in order from LSB to MSB.
Note: Both transmitting and receiving are disabled while a receive error flag is set. The RDRF
3. After setting RDRF to 1, if the RIE bit (receive-end interrupt enable) is set to 1 in SCR, the
Figure 12.16 shows an example of SCI receive operation.
Serial data
RDRF
ORER
Serial clock
output is selected, as soon as the RE bit is set to 1 the SCI begins outputting the serial clock
and inputting data. If clock output is stopped because the ORER bit is set to 1, output of the
serial clock and input of data resume as soon as the ORER bit is cleared to 0.
After receiving the data, the SCI checks that RDRF is 0 so that receive data can be loaded from
RSR into RDR. If this check passes, the SCI sets RDRF to 1 and stores the received data in
RDR. If the check does not pass (receive error), the SCI operates as indicated in
table 12.10.
SCI requests an RXI (receive-end) interrupt. If the ORER bit is set to 1 and the RIE bit in SCR
is set to 1, the SCI requests an ERI (receive-error) interrupt.
When clock output mode is selected, clock output stops when the RE bit is cleared to 0 or the
ORER bit is set to 1. To prevent clock count errors, it is safest to receive one dummy byte and
generate an overrun error.
bit is not set to 1. Be sure to clear the error flag.
RXI
request
Bit 0
Figure 12.16 Example of SCI Receive Operation
RXI interrupt
handler reads
data in RDR and
clears RDRF to 0
Bit 1
1 frame
Bit 7
RXI
request
Bit 0
Bit 1
Bit 6
Bit 7
Overrun error,
ERI request
277

Related parts for HD64F3437TFI16V