BBT3821-JH Intersil, BBT3821-JH Datasheet - Page 48

no-image

BBT3821-JH

Manufacturer Part Number
BBT3821-JH
Description
IC RE-TIMER OCTAL 192-BGA
Manufacturer
Intersil
Type
Clock and Data Recovery (CDR)r
Datasheet

Specifications of BBT3821-JH

Input
Differential
Output
CML
Frequency - Max
3.1875GHz
Voltage - Supply
1.425 V ~ 1.575 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
192-EBGA
Frequency-max
3.1875GHz
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
BBT3821-JH
Manufacturer:
INTERSIL
Quantity:
140
Part Number:
BBT3821-JH
Manufacturer:
Intersil
Quantity:
10 000
Part Number:
BBT3821-JH
Manufacturer:
INTERSIL
Quantity:
10 000
Note (1): The values may be overwritten by the Auto-Configure operation (See “Auto-Configuring Control Registers” on page 16 and Table 92 for details).
Note (2): These bits are overridden by PHY XS XAUI_EN, see Table 81 and Table 65.
Note (3): These state machines are implemented according to 802.3ae-2002 clause 48.
Note (4): If the RCLKMODE bits are set to 10’b, the internal XGMII clock from the PHY XS to the PCS is set to the recovered clock. If the PHY XS Clock PSYNC bit is set (the
Note (5): This bit name reflects the “embedded” PCS function within an XGXS, see IEEE 802.3 Clause 47.2.1.
4.49153.15
4.49153.14:13
4.49153.12
4.49153.11
4.49153.10:8
4.49153.7
4.49153.6
4.49153.5
4.49153.4
4.49153.3
4.49152.4
4.49152.3
4.49152.2
4.49152.1
4.49152.0
BIT
BIT
default), the recovered clock from Lane 0 is used for all four lanes, if cleared, or if the RCLKMODE bits are set to 01’b or 00’b, each lane uses its own recovered clock.
If the incoming data is NOT frequency-synchronous with the local reference clock, data will be corrupted (occasional characters will be lost, or repeated).
PHY XS DC_O_DIS 1 = Disable, 0 = normal
Reserved
MF_SEL
PHY XS XAUI_EN
PHY_LOS_TH
Reserved
PHY XS
AKR_SM_EN
PHY XS TRANS_EN 1 = enable
Reserved
PHY XS TX_SDR
PHY XS
PCS_SYNC_EN
PHY XS IDLE_D_EN
PHY XS ELST_EN
PHY XS
A_ALIGN_DIS
PHY XS CAL_EN
NAME
NAME
48
(5)
Select source of signals
for four MF pins
1 = enable
0 = disable
0’h = 160mV
1’h = 240mV
2’h = 200mV
3’h = 120mV
4’h = 80mV
else = 160mV
1 = enable random A/K/R
0 = /K/ only
0 = disable
Overridden by PHY XS
XAUI_EN, see Table 65
PHY XS receive
data rate
0 = disable
1 = enable
1 = enable
0 = disable
1 = enable
0 = disable
1 = disable
0 = enable
1 = enable
0 = disable
Table 80. PHY XS CONTROL REGISTER 2 (Continued)
SETTING
MDIO REGISTER ADDRESS = 4.49152 (4.C000’h)
MDIO REGISTER ADDRESS = 4.49153 (4.C001’h)
SETTING
Table 81. PHY XS CONTROL REGISTER 3
(2)
(2)
p-p
p-p
p-p
p-p
p-p
(2)
(2)
p-p
0’b
1’b
1’b
1’b
1’b
DEFAULT
BBT3821
DEFAULT
0’b
0’b
1’b
000’b
0’b
0’b
0’b
(1)
R/W
R/W
R/W
R/W
R/W
R/W
(1)
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Enable 8b/10b PCS coding synchronized state machine
control the byte alignment (IEEE ‘code-group alignment’) of
the high speed de-serializer
Enables IDLE vs. NON-IDLE detection for lane alignment.
Overridden by PHY XS XAUI_EN, see Table 88
Enable the elastic function of the PHY XS receiver buffer
PHY XS Receiver aligns data on incoming “/A/” characters
(K28.3). If disabled (default), receiver aligns data on IDLE to
non-IDLE transitions (if bit 3 set). Overridden by PHY XS
XAUI_EN, see Table 81
Enable de-skew calculator of PHY XS receiver Align FIFO
PHY XS DC Offset Disable
1 = Select signals from PMA/PCS
to be output on MF pins
0 = Select signals from PHY
XGXS to be output on MF pins
Enables all XAUI features per 802.3ae-2002. It is
equivalent to setting the configuration bits listed in
Table 65 (but does not change the actual value of the
corresponding MDIO registers’ bits).
Set the threshold voltage for the Loss Of Signal
(LOS) detection circuit in PHY XS. Nominal levels are
listed for each control value. Note that the differential
peak-to-peak value is twice that listed
Enable pseudo- random A/K/R
(IPG) on transmitter side (vs. /K/ only)
This bit enables the transceiver to translate an “IDLE”
pattern in the internal FIFOs (matching the value of
register 4.C003’h) to and from the XAUI IDLE /K/
comma character or /A/, /K/ & /R/ characters.
1 = PHY XS takes data from PCS at half speed
0 = PHY XS takes data from PCS at full speed
DESCRIPTION
DESCRIPTION
(3)
in Inter Packet Gap
(3)
to

Related parts for BBT3821-JH