82P2282PF IDT, Integrated Device Technology Inc, 82P2282PF Datasheet - Page 36

82P2282PF

Manufacturer Part Number
82P2282PF
Description
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of 82P2282PF

Screening Level
Industrial
Pin Count
100
Mounting
Surface Mount
Package Type
TQFP
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Lead Free Status / RoHS Status
Not Compliant
IDT82P2282
3.8.1.1.3
made up of 12 frames. Each frame consists of one overhead bit (F-bit)
and 24 8-bit channels. Except for channel 24, all other channels carry
data. Channel 24 should be ‘0DY11101’. Its Frame Alignment Pattern is
‘100011011100’ in the F-bit. The fixed 6 bits in channel 24 are called
DDS.
DDSC bit. When the DDSC bit is ‘0’, the T1 DM synchronization is
Functional Description
Table 14: The Structure of T1 DM
Note:
In Channel 24, the ‘D’ bit is used for data link, and the ‘Y’ bit is used for alarm. The other 6 bits are fixed and they are called ‘DDS’ pattern.
The structure of T1 DM is illustrated in Table 14. The T1 DM is
The synchronization criteria of T1 DM format are selected by the
Frame No. In The T1 DM
T1 Digital Multiplexer (DM) Format (T1 only)
10
12
11
1
2
3
4
5
6
7
8
9
Ft
1
0
1
0
1
0
F-Bit (Frame Alignment)
36
acquired if one correct DDS pattern is received before the first F-bit of a
single correct Frame Alignment Pattern. When the DDSC bit is ‘1’, the
T1 DM synchronization is acquired if a single correct Frame Alignment
Pattern is received and twelve correct DDS patterns before each F-bit of
the correct Frame Alignment Pattern are all detected.
RMFBI bit is set at the first bit of each T1 DM frame.
DUAL T1/E1/J1 LONG HAUL / SHORT HAUL TRANSCEIVER
The T1-DM synchronization is indicated by ‘0’ in the OOFV bit. The
Fs
0
0
1
1
1
0
Channel 24
0DY11101
0DY11101
0DY11101
0DY11101
0DY11101
0DY11101
0DY11101
0DY11101
0DY11101
0DY11101
0DY11101
0DY11101
August 20, 2009

Related parts for 82P2282PF