MT48H8M16LFB4-75:K Micron Technology Inc, MT48H8M16LFB4-75:K Datasheet - Page 37

no-image

MT48H8M16LFB4-75:K

Manufacturer Part Number
MT48H8M16LFB4-75:K
Description
DRAM Chip Mobile SDRAM 128M-Bit 8Mx16 1.8V 54-Pin VFBGA Tray
Manufacturer
Micron Technology Inc
Type
Mobile SDRAMr
Series
-r
Datasheet

Specifications of MT48H8M16LFB4-75:K

Package
54VFBGA
Density
128 Mb
Address Bus Width
14 Bit
Operating Supply Voltage
1.8 V
Maximum Clock Rate
133 MHz
Maximum Random Access Time
8|5.4 ns
Operating Temperature
0 to 70 °C
Format - Memory
RAM
Memory Type
Mobile SDRAM
Memory Size
128M (8Mx16)
Speed
132MHz
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.95 V
Package / Case
54-VFBGA
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT48H8M16LFB4-75:K
Manufacturer:
MICRON
Quantity:
4 000
Part Number:
MT48H8M16LFB4-75:K
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT48H8M16LFB4-75:K TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Table 18: Truth Table – CKE
Notes 1–4 apply to all parameters and conditions
PDF: 09005aef832ff1ea
128mb_mobile_sdram_y35M.pdf - Rev. G 10/09 EN
Current State
Power-down
Self refresh
Clock suspend
Deep power-down
Power-down
Deep power-down
Self refresh
Clock suspend
All banks idle
All banks idle
All banks idle
Reading or writing
Notes:
CKE
H
H
L
L
n-1
1. CKE
2. Current state is the state of the SDRAM immediately prior to clock edge n.
3. COMMAND
4. All states and sequences not shown are illegal or reserved.
5. Exiting power-down at clock edge n will put the device in the all banks idle state in time
6. Exiting self refresh at clock edge n will put the device in the all banks idle state after
7. After exiting clock suspend at clock edge n, the device will resume operation and recog-
8. Deep power-down is a power-saving feature of this device. This command is BURST TER-
ous clock edge.
MAND
for clock edge n + 1 (provided that
t
occurring during the
during the
nize the next command at clock edge n + 1.
MINATE when CKE is HIGH and DEEP POWER-DOWN when CKE is LOW.
XSR is met. COMMAND INHIBIT or NOP commands should be issued on any clock edges
CKE
H
H
L
L
n
n
is the logic state of CKE at clock edge n; CKE
n
.
t
n
XSR period.
is the command registered at clock edge n, and ACTION
COMMAND INHIBIT or NOP
COMMAND INHIBIT or NOP
COMMAND INHIBIT or NOP
128Mb: 8 Meg x 16, 4 Meg x 32 Mobile SDRAM
BURST TERMINATE
Table 17 (page 35)
t
XSR period. A minimum of two NOP commands must be provided
AUTO REFRESH
Command
37
VALID
X
X
X
X
X
X
n
t
CKS is met).
Micron Technology, Inc. reserves the right to change products or specifications without notice.
n-1
Maintain deep power-down
Deep power-down entry
Maintain clock suspend
was the state of CKE at the previ-
Exit deep power-down
Maintain power-down
Maintain self refresh
Clock suspend entry
Power-down entry
Exit clock suspend
Exit power-down
Self refresh entry
Exit self refresh
Action
©2008 Micron Technology, Inc. All rights reserved.
n
n
is a result of COM-
Truth Tables
Notes
5
6
7
8

Related parts for MT48H8M16LFB4-75:K