MC9S12C64CFUE Freescale Semiconductor, MC9S12C64CFUE Datasheet - Page 108

IC MCU 64K FLASH 4K RAM 80-QFP

MC9S12C64CFUE

Manufacturer Part Number
MC9S12C64CFUE
Description
IC MCU 64K FLASH 4K RAM 80-QFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheets

Specifications of MC9S12C64CFUE

Core Processor
HCS12
Core Size
16-Bit
Speed
25MHz
Connectivity
CAN, EBI/EMI, SCI, SPI
Peripherals
POR, PWM, WDT
Number Of I /o
60
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.35 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
80-QFP
Processor Series
S12C
Core
HCS12
Data Bus Width
16 bit
Data Ram Size
4 KB
Interface Type
CAN/SCI/SPI
Maximum Clock Frequency
25 MHz
Number Of Programmable I/os
60
Number Of Timers
8
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWHCS12
Development Tools By Supplier
M68EVB912C32EE
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 10-bit
Package
80PQFP
Family Name
HCS12
Maximum Speed
25 MHz
Operating Supply Voltage
2.5|5 V
Height
2.4 mm
Length
14 mm
Supply Voltage (max)
2.75 V, 5.5 V
Supply Voltage (min)
2.35 V, 2.97 V
Width
14 mm
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12C64CFUE
Manufacturer:
FREESCALE
Quantity:
3 450
Part Number:
MC9S12C64CFUE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12C64CFUE
Manufacturer:
FREESCALE
Quantity:
3 450
Chapter 2 Port Integration Module (PIM9C32) Block Description
2.6
Port P and J generate a separate edge sensitive interrupt if enabled.
2.6.1
2.6.2
The PIM can generate wake-up interrupts from STOP on port P and J. For other sources of external
interrupts please refer to the respective Block User Guide.
2.7
It is not recommended to write PORTx and DDRx in a word access. When changing the register pins from
inputs to outputs, the data may have extra transitions during the write access. Initialize the port data register
before enabling the outputs.
Power consumption will increase the more the voltages on general purpose input pins deviate from the
supply voltages towards mid-range because the digital input buffers operate in the linear region.
108
BKGD pin
Interrupts
Application Information
Port
Interrupt Sources
Interrupt Source
Recovery from STOP
M
T
S
P
A
B
E
J
Vector addresses and their relative interrupt priority are determined at the
MCU level.
Port P
Port J
Data Direction
Input
Input
Input
Input
Input
Table 2-40. Port Integration Module Interrupt Sources
Table 2-39. Port Reset State Summary
Interrupt Flag
MC9S12C-Family / MC9S12GC-Family
PIFP[7:0]
PIFJ[7:6]
Pull Mode
Pull up
Pull up
Hi-z
Hi-z
Hi-z
Refer to MEBI Block Guide for details.
Refer to BDM Block Guide for details.
Rev 01.24
NOTE
Reduced Drive
Reset States
Disabled
Disabled
Disabled
Disabled
Disabled
Local Enable
PIEP[7:0]
PIEJ[7:6]
Wired-OR Mode
Disabled
Disabled
n/a
n/a
n/a
Global (CCR) Mask
I Bit
I Bit
Freescale Semiconductor
Interrupt
Disabled
Disabled
n/a
n/a
n/a

Related parts for MC9S12C64CFUE