ST92F150-EVAL STMicroelectronics, ST92F150-EVAL Datasheet - Page 280

no-image

ST92F150-EVAL

Manufacturer Part Number
ST92F150-EVAL
Description
BOARD EVALUATION FOR ST9 SERIES
Manufacturer
STMicroelectronics
Datasheets

Specifications of ST92F150-EVAL

Processor To Be Evaluated
ST90158 and ST92F1x Daughter Board
Interface Type
I2C
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
497-2905

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST92F150-EVAL
Manufacturer:
ST
0
I2C BUS INTERFACE
I
INTERRUPT VECTOR REGISTER (I2CIVR)
R249 - Read / Write
Register Page: 20 (I2C_0) or 22 (I2C_1)
Reset Value: Undefined
Bits 7:3 = V[7:3] Interrupt Vector Base Address.
User programmable interrupt vector bits. These
are the five more significant bits of the interrupt
vector base address. They must be set before en-
abling the interrupt features.
Bits 2:1 = EV[2:1] Encoded Interrupt Source.
These Read-Only bits are set by hardware accord-
ing to the interrupt source:
– 01: error condition detected
– 10: data received
– 11: peripheral ready to transmit
Bit 0 = Reserved.
Forced by hardware to 0.
RECEIVER DMA SOURCE ADDRESS POINTER
REGISTER (I2CRDAP)
R250 - Read / Write
Register Page: 20 (I2C_0) or 22 (I2C_1)
Reset Value: Undefined
Bits 7:1 = RA[7:1] Receiver DMA Address Pointer.
I2CRDAP contains the address of the pointer (in
the Register File) of the Receiver DMA data
source when the DMA is selected between the
peripheral and the Memory Space. Otherwise,
280/429
9
2
RA7 RA6 RA5 RA4 RA3 RA2 RA1
C BUS INTERFACE (Cont’d)
V7
7
7
V6
V5
V4
V3
EV2
EV1
RPS
0
0
0
(DMA between peripheral and Register file), this
register has no meaning.
See
of this register.
Bit 0 = RPS Receiver DMA Memory Pointer Selec-
tor.
If memory has been selected for DMA transfer
(I2CRDC.RF/MEM = 0) then:
0: Select ISR register for Receiver DMA transfer
1: Select DMASR register for Receiver DMA trans-
RECEIVER DMA TRANSACTION COUNTER
REGISTER (I2CRDC)
R251 - Read / Write
Register Page: 20 (I2C_0) or 22 (I2C_1)
Reset Value: Undefined
Bits 7:1 = RC[7:1] Receiver DMA Counter Pointer.
I2CRDC contains the address of the pointer (in the
Register File) of the DMA receiver transaction
counter when the DMA between Peripheral and
Memory Space is selected. Otherwise (DMA be-
tween Peripheral and Register File), this register
points to a pair of registers that are used as DMA
Address register and DMA Transaction Counter.
See
more details on the use of this register.
Bit 0 = RF/MEM Receiver Register File/ Memory
Selector.
0: DMA towards Memory
1: DMA towards Register file
RC7 RC6 RC5 RC4 RC3 RC2 RC1 RF/MEM
address extension.
fer address extension.
7
Section 10.8.6.1
Section 10.8.6.1
for more details on the use
and
Section 10.8.6.2
0
for

Related parts for ST92F150-EVAL