CN8330EPD CONEXANT [Conexant Systems, Inc], CN8330EPD Datasheet - Page 53

no-image

CN8330EPD

Manufacturer Part Number
CN8330EPD
Description
DS3/E3 Framer with 52 Mbps HDLC Controller
Manufacturer
CONEXANT [Conexant Systems, Inc]
Datasheet
CN8330
DS3/E3 Framer with 52 Mbps HDLC Controller
Figure 2-14. PPDL Receiver Timing
100441E
Good Packet
w/Bad FCS
Aborted
Packet
Packet
IDLE/FRMCAR
IDLE/FRMCAR
IDLE/FRMCAR
RXGAPCK
RDAT[7:0]
RDAT[7:0]
VALFCS/
VALFCS/
VALFCS/
RXBCK/
TXOVH
TXOVH
TXOVH
RXCLK
FCS, and an aborted packet. Each packet is shown with one idle flag marking the
end of the packet and the start of the next packet. However, more than one flag
can occur in the serial stream. The output data will contain each occurrence of
idle or abort flags with a pulse on RXBCK/RXGAPCK.
clock input (either DS3CKI or RXCKI depending on FIFEN) and is present
continuously like the transmit byte clock. Nominally there will be one pulse on
RXBCK/RXGAPCK for every eight clock cycles on the receive serial clock.
When an inserted transparency bit must be deleted or DS3/E3 overhead bits
skipped, the RXBCK/RXGAPCK period will be lengthened by one or more serial
clock cycles. RXBCK/RXGAPCK is present during the reception of FCS octets
and idle flags. The RDAT[7:0], IDLE/FRMCAR, and VALFCS/TXOVH outputs
are valid at least one serial clock cycle period before the rising edge of
RXBCK/RXGAPCK and are valid for at least two serial clock cycle periods after
the falling edge of RXBCK/RXGAPCK.
Timing for this operation is shown in
Illustrated are cases of a good packet received, a packet received with a bad
RXBCK/RXGAPCK is generated from the falling edge of the receive serial
Data
Data
Conexant
Data
Abort
Figure
Flag
Flag
2-14.
2.0 Functional Description
Data
Data
2.4 Receiver Operation
2-31

Related parts for CN8330EPD