RG82845M Intel, RG82845M Datasheet - Page 113

no-image

RG82845M

Manufacturer Part Number
RG82845M
Description
Chipset Memory Controller Hub Mobile
Manufacturer
Intel
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
RG82845MP
Manufacturer:
INTEL
Quantity:
3
Part Number:
RG82845MP SL66J
Manufacturer:
INTEL
Quantity:
1 440
Part Number:
RG82845MP/SL66J
Manufacturer:
inte
Quantity:
1
Part Number:
RG82845MPES
Manufacturer:
INTEL
Quantity:
8
Part Number:
RG82845MPSL66J
Manufacturer:
RFMD
Quantity:
1 831
Part Number:
RG82845MZ SL64T
Manufacturer:
INTEL
Quantity:
20 000
Part Number:
RG82845MZ
Manufacturer:
INTEL
Quantity:
3 600
4.5.2.
250687-002
R
All memory reads from the hub interface A that are targeted > 4 GB memory range will be terminated
with Master Abort completion, and all memory writes (>4 GB) from the hub interface A will be ignored.
AGP Interface Decode Rules
Cycles Initiated Using AGP FRAME# Protocol
The MCH-M does not support any AGP FRAME# access targeting the hub interface A. The MCH-M
will claim AGP initiated memory read and write transactions decoded to the main DRAM range or the
Graphics Aperture range. All other memory read and write requests will be master-aborted by the AGP
initiator as a consequence of MCH-M not responding to a transaction.
The MCH-M forwards AGP/PCI accesses addressed to the DOS Compatibility ranges between
0C0000h-0FFFFFh to main memory, regardless of the configuration of the Programmable Attributes
Map registers (PAM registers). The PAM registers govern the destination of host CPU accesses to the
DOS Compatibility ranges but do not similarly affect the destination of AGP/PCI accesses to this range.
MCH-M will forward to main memory any AGP/PCI initiated access to the PAM areas. Note that the
MCH-M may hang if an AGP originated access occurs to a Read Disabled or Write Disabled PAM
segment. Therefore, the following critical restriction is placed on the programming of the PAM regions:
at the time that an AGP accesses to a PAM region occurs, the targeted PAM segment must be
programmed to be both readable and writable. If an AGP master issues an I/O, PCI Configuration or PCI
Special Cycle transaction, the MCH-M will not respond and cycle will result in a master-abort.
Cycles Initiated Using AGP PIPE# or SBA Protocol
All cycles must reference main memory i.e. main DRAM address range (including PAM) or Graphics
Aperture range (also physically mapped within DRAM but using different address range). AGP accesses
to SMM space are not allowed. AGP protocol cycles that target DRAM are not snooped on the host bus,
even if they fall outside of the AGP aperture range.
If a cycle is outside of main memory range then it will terminate as follows:
AGP Accesses to MCH-M that Cross Device Boundaries
The MCH-M will disconnect AGP FRAME# transactions on 4KB boundaries.
AGP PIPE# and SBA accesses are limited to 256 bytes and must hit DRAM. Read accesses crossing out
of DRAM will return invalid data, and the IAAF Error bit will be set. Write accesses crossing out of
DRAM will be discarded, and the IAAF Error bit will be set.
• All memory read and write accesses to Main DRAM (except SMM space).
• All memory write accesses from the hub interface A to AGP memory range defined by MBASE1,
• All memory read/write accesses to the Graphics Aperture defined by APBASE and APSIZE.
• Memory writes to VGA range on AGP if enabled.
• Reads: remapped to memory address 0h, data returned from address 0h, and IAAF error bit set in
• Writes: dropped “on the floor” i.e. terminated internally without affecting any buffers or main
MLIMIT1, PMBASE1, and PMLIMIT1.
ERRSTS register in device #0
memory
Datasheet
Intel
®
82845MP/82845MZ Chipset-Mobile (MCH-M)
113

Related parts for RG82845M