RG82845M Intel, RG82845M Datasheet - Page 110

no-image

RG82845M

Manufacturer Part Number
RG82845M
Description
Chipset Memory Controller Hub Mobile
Manufacturer
Intel
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
RG82845MP
Manufacturer:
INTEL
Quantity:
3
Part Number:
RG82845MP SL66J
Manufacturer:
INTEL
Quantity:
1 440
Part Number:
RG82845MP/SL66J
Manufacturer:
inte
Quantity:
1
Part Number:
RG82845MPES
Manufacturer:
INTEL
Quantity:
8
Part Number:
RG82845MPSL66J
Manufacturer:
RFMD
Quantity:
1 831
Part Number:
RG82845MZ SL64T
Manufacturer:
INTEL
Quantity:
20 000
Part Number:
RG82845MZ
Manufacturer:
INTEL
Quantity:
3 600
Intel
4.1.9.
4.2.
4.2.1.
110
®
82845MP/82845MZ Chipset-Mobile (MCH-M)
Note: The MCH-M Device #1 memory range registers described above are used to allocate memory address
Note: Plug-and-play software configuration model does not allow overlap of different address ranges.
Hub Interface A Subtractive Decode
All accesses that fall between the value programmed into the TOM register and 4GB are subtractively
decoded and forwarded to hub interface if they do not decode to a space that corresponds to another
device.
AGP Memory Address Ranges
The MCH-M can be programmed to direct memory accesses to the AGP bus interface when addresses
are within either of two ranges specified via registers in MCH-M Device #1 configuration space. The
first range is controlled via the Memory Base Register (MBASE1) and Memory Limit Register
(MLIMIT1) registers. The second range is controlled via the Prefetchable Memory Base (PMBASE1)
and Prefetchable Memory Limit (PMLIMIT1) registers.
The MCH-M positively decodes memory accesses to AGP memory address space as defined by the
following equations:
of memory claimed by the AGP device.
space for any devices sitting on AGP bus that requires such a window.
AGP DRAM Graphics Aperture
Memory-mapped, graphics data structures can reside in a Graphics Aperture to main DRAM memory.
This aperture is an address range defined by the APBASE and APSIZE configuration registers of the
MCH-M device #0. The APBASE register follows the standard base address register template as defined
by the PCI 2.1 specification. The size of the range claimed by the APBASE is programmed via “back-
end” register APSIZE (programmed by the chip-set specific BIOS before plug-and-play session is
performed). APSIZE allows the BIOS software to pre-configure the aperture size to be 4 MB, 8 MB, 16
MB, 32 MB, 64 MB, 128 MB or 256 MB. By programming APSIZE to specific size, the corresponding
lower bits of APBASE are forced to “0” (behave as hardwired). The default value of APSIZE forces an
aperture size of 256 MB. The aperture address range is naturally aligned.
Accesses within the aperture range are forwarded to the main DRAM subsystem. The MCH-M will
translate the originally issued addresses via a translation table maintained in main memory. The aperture
range should be programmed as non-cacheable in the processor caches.
Therefore, the AGP Graphics Aperture and AGP Memory Address Range are independent address
ranges that may abut, but cannot overlap one another.
Plug-and-play configuration software programs the effective size of the range, which depends on the size
HLA_SUB
Memory_Base_Address <= Address =< Memory_Limit_Address
Prefetchable_Memory_Base_Address =< Address <= Prefetchable_Memory_Limit_Address
From
Datasheet
TOM
To
4GB
250687-002
R

Related parts for RG82845M