PSD4235G2V-10U STMICROELECTRONICS [STMicroelectronics], PSD4235G2V-10U Datasheet - Page 73

no-image

PSD4235G2V-10U

Manufacturer Part Number
PSD4235G2V-10U
Description
Flash In-System Programmable (ISP) Peripherals for 16-bit MCUs
Manufacturer
STMICROELECTRONICS [STMicroelectronics]
Datasheet
Input Control Signals
The PSD provides the option to turn off the ad-
dress input (A7-A0) and input control signals
(CNTL0, CNTL1, CNTL2, Address Strobe (ALE/
AS, PD0) and WRITE-Enable High-byte (WRH/
DBE, PD3)) to the PLD to save AC power con-
sumption. These signals are inputs to the PLD
Table 50. ADP Counter Operation
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.
APD Enable Bit
0
1
1
1
ALE PD Polarity
X
X
1
0
ALE Level
Pulsing
X
1
0
AND Array. During Power-down mode, or, if any of
them are not being used as part of the PLD logic
equation, these control signals should be disabled
to save AC power. They are disconnected from the
PLD AND Array by setting bits 0, 2, 3, 4, 5 and 6
to a 1 in PMMR2.
Counting (Generates PDN after 15 Clocks)
Counting (Generates PDN after 15 Clocks)
APD Counter
Not Counting
Not Counting
PSD4256G6V
73/100

Related parts for PSD4235G2V-10U