SC16IS740IPW PHILIPS [NXP Semiconductors], SC16IS740IPW Datasheet - Page 15

no-image

SC16IS740IPW

Manufacturer Part Number
SC16IS740IPW
Description
Single UART with I2C-bus/SPI interface, 64 bytes of transmit and receive FIFOs, IrDA SIR built-in support
Manufacturer
PHILIPS [NXP Semiconductors]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC16IS740IPW
Quantity:
949
Part Number:
SC16IS740IPW
Manufacturer:
NXP
Quantity:
505
Part Number:
SC16IS740IPW
Manufacturer:
NXP
Quantity:
20 000
Part Number:
SC16IS740IPW
0
Part Number:
SC16IS740IPW,112
Manufacturer:
JAMICON
Quantity:
101
Part Number:
SC16IS740IPWR
Manufacturer:
TI/德州仪器
Quantity:
20 000
NXP Semiconductors
SC16IS740_750_760_5
Product data sheet
7.5 Interrupts
The SC16IS740/750/760 has interrupt generation and prioritization (seven prioritized
levels of interrupts) capability. The interrupt enable registers (IER and IOIntEna) enable
each of the seven types of interrupts and the IRQ signal in response to an interrupt
generation. When an interrupt is generated, the IIR indicates that an interrupt is pending
and provides the type of interrupt through IIR[5:0].
control functions.
Table 6.
[1]
It is important to note that for the framing error, parity error, and break conditions, LSR[7]
generates the interrupt. LSR[7] is set when there is an error anywhere in the RX FIFO,
and is cleared only when there are no more errors remaining in the FIFO. LSR[4:2] always
represent the error status for the received character at the top of the RX FIFO. Reading
the RX FIFO updates LSR[4:2] to the appropriate status for the new character at the top of
the FIFO. If the RX FIFO is empty, then LSR[4:2] are all zeros.
For the Xoff interrupt, if an Xoff flow character detection caused the interrupt, the interrupt
is cleared by an Xon flow character detection. If a special character detection caused the
interrupt, the interrupt is cleared by a read of the IIR.
IIR[5:0]
00 0001
00 0110
00 1100
00 0100
00 0010
00 0000
11 0000
01 0000
10 0000
Available only on SC16IS750/SC16IS760.
Priority
level
none
1
2
2
3
4
5
6
7
Summary of interrupt control functions
Interrupt type
none
receiver line status
RX time-out
RHR interrupt
THR interrupt
modem status
I/O pins
Xoff interrupt
CTS, RTS
Rev. 05 — 16 November 2006
Single UART with I
[1]
[1]
2
Interrupt source
none
OE, FE, PE, or BI errors occur in characters in the
RX FIFO
Stale data in RX FIFO
Receive data ready (FIFO disable) or
RX FIFO above trigger level (FIFO enable)
Transmit FIFO empty (FIFO disable) or
TX FIFO passes above trigger level (FIFO enable)
Change of state of modem input pins
Input pins change of state
Receive Xoff character(s)/ special character
RTS pin or CTS pin change state from active (LOW)
to inactive (HIGH)
C-bus/SPI interface, 64-byte FIFOs, IrDA SIR
SC16IS740/750/760
Table 6
summarizes the interrupt
© NXP B.V. 2006. All rights reserved.
15 of 62

Related parts for SC16IS740IPW