PIC18F4431-I/P Microchip Technology Inc., PIC18F4431-I/P Datasheet - Page 391

no-image

PIC18F4431-I/P

Manufacturer Part Number
PIC18F4431-I/P
Description
Microcontroller; 16 KB Flash; 768 RAM; 256 EEPROM; 36 I/O; 40-Pin-PDIP
Manufacturer
Microchip Technology Inc.
Datasheet

Specifications of PIC18F4431-I/P

A/d Inputs
9-Channel, 10-Bit
Cpu Speed
10 MIPS
Eeprom Memory
256 Bytes
Input Output
36
Interface
I2C/SPI/USART
Memory Type
Flash
Number Of Bits
8
Package Type
40-pin PDIP
Programmable Memory
16K Bytes
Ram Size
768 Bytes
Speed
40 MHz
Timers
1-8-bit, 3-16-bit
Voltage, Range
2-5.5 V
Lead Free Status / Rohs Status
RoHS Compliant part Electrostatic Device

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F4431-I/P
Manufacturer:
ABB
Quantity:
240
Part Number:
PIC18F4431-I/P
Manufacturer:
MICROCHIP
Quantity:
769
Part Number:
PIC18F4431-I/P
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
PIC18F4431-I/PT
Manufacturer:
MICROCHIP
Quantity:
1 400
Part Number:
PIC18F4431-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
PIC18F4431-I/PT
Manufacturer:
MICROCHI
Quantity:
20 000
Timing Diagrams and Specifications ................................ 355
 2003 Microchip Technology Inc.
Example SPI Master Mode (CKE = 0) ..................... 361
Example SPI Master Mode (CKE = 1) ..................... 362
Example SPI Slave Mode (CKE = 0) ....................... 363
Example SPI Slave Mode (CKE = 1) ....................... 364
External Clock (All Modes except PLL) .................... 355
Fail-Safe Clock Monitor ............................................ 282
I
I
I
I
Low-Voltage Detect .................................................. 264
Low-Voltage Detect Characteristics ......................... 352
Master SSP I
Master SSP I
PWM Output ............................................................ 156
Reset, Watchdog Timer (WDT), Oscillator Start-up
Send Break Character Sequence ............................ 236
Slow Rise Time (MCLR Tied to V
SPI Mode (Master Mode) ......................................... 215
SPI Mode (Slave Mode with CKE = 0) ..................... 215
SPI Mode (Slave Mode with CKE = 1) ..................... 216
Synchronous Reception (Master Mode, SREN) ...... 239
Synchronous Transmission ...................................... 237
Synchronous Transmission (Through TXEN) .......... 238
Time-out Sequence on POR w/PLL Enabled
Time-out Sequence on Power-up (MCLR Not
Time-out Sequence on Power-up (MCLR Not
Time-out Sequence on Power-up (MCLR
Timer0 and Timer1 External Clock .......................... 359
Transition for Entry to SEC_IDLE Mode .................... 36
Transition for Entry to SEC_RUN Mode .................... 38
Transition for Entry to Sleep Mode ............................ 34
Transition for Two-Speed Start-up
Transition for Wake from RC_RUN Mode
Transition for Wake from SEC_RUN Mode
Transition for Wake from Sleep (HSPLL) ................... 34
Transition Timing For Wake From PRI_IDLE Mode ... 35
Transition Timing to PRI_IDLE Mode ........................ 35
Transition to RC_IDLE Mode ..................................... 37
Transition to RC_RUN Mode ..................................... 39
USART Synchronous Receive ( Master/Slave) ........ 369
USART SynchronousTransmission
Capture/Compare/PWM Requirements ................... 360
CLKO and I/O Requirements ................................... 357
DC Characteristics - Internal RC Accuracy .............. 356
Example SPI Mode Requirements
Example SPI Mode Requirements
Example SPI Mode Requirements
Example SPI Slave Mode Requirements
External Clock Requirements .................................. 355
2
2
2
2
C Bus Data ............................................................ 365
C Bus Start/Stop Bits ............................................. 365
C Reception (7-bit Address) .................................. 219
C Transmission (7-bit Address) ............................. 219
Timer (OST), Power-up Timer (PWRT) ........... 358
V
(MCLR Tied to V
Tied to V
Tied to V
Tied to V
(INTOSC to HSPLL) ......................................... 280
(RC_RUN to NFP) ............................................. 37
(Secondary Clock to HSPLL) ............................. 36
(Master/Slave) .................................................. 369
(Master Mode, CKE = 0) .................................. 361
(Master Mode, CKE = 1) .................................. 362
(Slave Mode, CKE = 0) .................................... 363
(CKE = 1) ......................................................... 364
DD
Rise > T
2
2
DD
DD
DD
C Bus Data ........................................ 367
C Bus Start/Stop Bits ........................ 367
): Case 1 .......................................... 54
): Case 2 .......................................... 54
, V
PWRT
DD
DD
Rise < T
) ............................................ 55
) ........................................... 55
PWRT
DD
,
) ........................ 54
PIC18F2331/2431/4331/4431
Top-of-Stack Access .......................................................... 58
TSTFSZ ........................................................................... 328
Two-Speed Start-up ..................................................267, 279
Two-Word Instructions
TXSTA Register
U
UA .................................................................................... 212
Update Address bit, UA ................................................... 212
USART
W
Watchdog Timer (WDT) ............................................267, 278
WCOL bit ......................................................................... 213
Write Collision Detect bit (WCOL) ................................... 213
WWW, On-Line Support ...................................................... 6
X
XORLW ............................................................................ 328
XORWF ........................................................................... 329
I
Master SSP I
Master SSP I
PLL Clock ................................................................ 356
RESET, Watchdog Timer, Oscillator Start-up
Timer0 and Timer1 External Clock Requirements ... 359
USART Synchronous Receive Requirements ......... 369
USART Synchronous Transmission
Example Cases .......................................................... 62
BRGH Bit ................................................................. 225
Asynchronous Mode ................................................ 230
Baud Rate Generator (BRG) ................................... 225
Serial Port Enable (SPEN Bit) ................................. 221
Synchronous Master Mode ...................................... 237
Synchronous Slave Mode ........................................ 241
Associated Registers ............................................... 279
Control Register ....................................................... 278
During Oscillator Failure .......................................... 281
Programming Considerations .................................. 278
2
C Bus Data Requirements (Slave Mode) .............. 366
Requirements .................................................. 367
Timer, Power-up Timer and Brown-out
Reset Requirements ........................................ 358
Requirements .................................................. 369
12-bit Break Transmit and Receive ................. 236
Associated Registers, Receive ........................ 234
Associated Registers, Transmit ....................... 232
Auto-Wake-up on Sync Break ......................... 235
Receiver .......................................................... 233
Setting up 9-bit Mode with Address Detect ..... 233
Transmitter ...................................................... 230
Associated Registers ....................................... 226
Auto-Baud Rate Detect .................................... 229
Baud Rate Error, Calculating ........................... 225
Baud Rates, Asynchronous Modes ................. 226
High Baud Rate Select (BRGH Bit) ................. 225
Power-Managed Mode Operation ................... 225
Sampling .......................................................... 225
Associated Registers, Reception ..................... 240
Associated Registers, Transmit ....................... 238
Reception ........................................................ 239
Transmission ................................................... 237
Associated Registers, Receive ........................ 242
Associated Registers, Transmit ....................... 241
Reception ........................................................ 242
Transmission ................................................... 241
2
2
C Bus Data Requirements ................ 368
C Bus Start/Stop Bits
DS39616B-page 389

Related parts for PIC18F4431-I/P