ISP1583BSUM ST-Ericsson Inc, ISP1583BSUM Datasheet - Page 98

IC USB PERIPH CONTROLLER 64HVQFN

ISP1583BSUM

Manufacturer Part Number
ISP1583BSUM
Description
IC USB PERIPH CONTROLLER 64HVQFN
Manufacturer
ST-Ericsson Inc
Datasheet

Specifications of ISP1583BSUM

Controller Type
USB Peripheral Controller
Interface
Parallel/Serial
Voltage - Supply
3 V ~ 3.6 V
Current - Supply
47mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-VQFN Exposed Pad, 64-HVQFN, 64-SQFN, 64-DHVQFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
568-1886-2
ISP1583BS,518
ISP1583BS-T

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1583BSUM
Manufacturer:
MICRON
Quantity:
2 000
Part Number:
ISP1583BSUM
Manufacturer:
ST-ERICS
Quantity:
829
Part Number:
ISP1583BSUM
Manufacturer:
ST
0
Part Number:
ISP1583BSUM
Manufacturer:
STE
Quantity:
20 000
NXP Semiconductors
24. Figures
Fig 1.
Fig 2.
Fig 3.
Fig 4.
Fig 5.
Fig 6.
Fig 7.
Fig 8.
Fig 9.
Fig 10. POR timing. . . . . . . . . . . . . . . . . . . . . . . . . . . . . .22
Fig 11. Clock with respect to the external POR . . . . . . . .22
Fig 12. ISP1583 with a 3.3 V supply . . . . . . . . . . . . . . . .23
Fig 13. Power-sharing mode . . . . . . . . . . . . . . . . . . . . . .24
Fig 14. Interrupt pin status during power off in
Fig 15. Self-powered mode . . . . . . . . . . . . . . . . . . . . . . .26
Fig 16. Bus-powered mode . . . . . . . . . . . . . . . . . . . . . . .27
Fig 17. Programmable strobe timing . . . . . . . . . . . . . . . .59
Fig 18. Source differential data-to-EOP transition
Fig 19. Receiver differential data jitter . . . . . . . . . . . . . . .69
Fig 20. Receiver SE0 width tolerance . . . . . . . . . . . . . . .69
Fig 21. ISP1583 register access timing: separate
Fig 22. ISP1583 ready signal timing . . . . . . . . . . . . . . . .71
Fig 23. ISP1583 register access timing: separate
Fig 24. ISP1583 ready signal timing . . . . . . . . . . . . . . . .72
Fig 25. EOT timing in generic processor mode . . . . . . . .73
Fig 26. ISP1583 register access timing: multiplexed
Fig 27. ISP1583 register access timing: multiplexed
Fig 28. ISP1583 register access timing: multiplexed
Fig 29. ISP1583 register access timing:
Fig 30. EOT timing in split bus mode . . . . . . . . . . . . . . . .78
Fig 31. PIO mode timing . . . . . . . . . . . . . . . . . . . . . . . . .80
Fig 32. GDMA slave mode timing:
Fig 33. GDMA slave mode timing:
Fig 34. GDMA slave mode timing:
Fig 35. MDMA master mode timing . . . . . . . . . . . . . . . . .83
Fig 36. Typical interface connections for generic
Fig 37. Typical interface connections for split bus mode
Fig 38. Load impedance for the DP and DM pins
ISP1583_7
Product data sheet
Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . .4
Pin configuration ISP1583BS (top view) . . . . . . . .5
Pin configuration ISP1583ET and ISP1583ET2
(top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .5
Pin configuration ISP1583ET1 (top view) . . . . . . .6
Interrupt logic . . . . . . . . . . . . . . . . . . . . . . . . . . . .19
Behavior of bit GLINTENA . . . . . . . . . . . . . . . . . .20
Resistor and electrolytic or tantalum capacitor
needed for V
Oscilloscope reading: no resistor and
capacitor in the network . . . . . . . . . . . . . . . . . . . .21
Oscilloscope reading: with resistor and
capacitor in the network . . . . . . . . . . . . . . . . . . . .21
power-sharing mode . . . . . . . . . . . . . . . . . . . . . .24
skew and EOP width . . . . . . . . . . . . . . . . . . . . . .68
address and data buses (8051 mode) . . . . . . . . .70
address and data buses (Freescale mode) . . . . .72
address/data bus (8051 mode) . . . . . . . . . . . . . .74
address/data bus (Freescale mode) . . . . . . . . . .75
address/data bus (A0 function and 8051 mode) .76
multiplexed address/data bus
(A0 function and Freescale mode) . . . . . . . . . . . .78
DIOR (master) and DIOW (slave) . . . . . . . . . . . .81
DIOR (master) or DACK (slave) . . . . . . . . . . . . . .82
DACK (master and slave). . . . . . . . . . . . . . . . . . .82
processor mode . . . . . . . . . . . . . . . . . . . . . . . . . .84
(slave mode) . . . . . . . . . . . . . . . . . . . . . . . . . . . .84
BUS
sensing . . . . . . . . . . . . . . . . . . .21
Rev. 07 — 22 September 2008
Fig 39. Package outline SOT804-1 (HVQFN64) . . . . . . . 86
Fig 40. Package outline SOT543-1 (TFBGA64) . . . . . . . 87
Fig 41. Package outline SOT969-1 (TFBGA64) . . . . . . . 88
Fig 42. Temperature profiles for large and small
(full-speed mode) . . . . . . . . . . . . . . . . . . . . . . . . 85
components. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 91
Hi-Speed USB peripheral controller
© NXP B.V. 2008. All rights reserved.
ISP1583
97 of 99

Related parts for ISP1583BSUM