UJA1065 NXP Semiconductors, UJA1065 Datasheet - Page 27

no-image

UJA1065

Manufacturer Part Number
UJA1065
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of UJA1065

Lead Free Status / RoHS Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UJA1065/5V0
Manufacturer:
SIPEX
Quantity:
11
Part Number:
UJA1065TW/3V3
Manufacturer:
NXP
Quantity:
4 798
Part Number:
UJA1065TW/3V3
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
UJA1065TW/5V0
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
UJA1065TW/5V0/C/T
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
UJA1065TW/5V0/C/T,
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
UJA1065TW/5VO/C/T
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
UJA1065_7
Product data sheet
Fig 14. Pin WAKE, cyclic sampling via V3
sample
flip flop
V
V
active
WAKE
INTN
6.12 Temperature protection
6.11 Interrupt output
V
3
Pin INTN is an open-drain interrupt output. It is forced LOW whenever at least one bit in
the Interrupt register is set. By reading the Interrupt register all bits are cleared. The
Interrupt register will also be cleared during a system reset (RSTN LOW).
As the microcontroller operates typically with an edge-sensitive interrupt port, pin INTN
will be HIGH for at least t
interrupts within t
To prevent the microcontroller from being slowed down by repetitive interrupts, in Normal
mode some interrupts are only allowed to occur once per watchdog period; see
Section
If an interrupt is not read out within t
The temperature of the SBC chip is monitored as long as the microcontroller voltage
regulator V1 is active. To avoid an unexpected shutdown of the application by the SBC,
the temperature protection will not switch off any part of the SBC or activate a defined
system stop of its own accord. If the temperature is too high it generates an interrupt to
the microcontroller, if enabled, and the corresponding status bit will be set. The
microcontroller can then decide whether to switch off parts of the SBC to decrease the
chip temperature.
signal already HIGH
due to biasing (history)
t
su(CS)
t
on(CS)
6.13.7.
approximately 70 %
t
w(CS)
INTN
Rev. 07 — 25 February 2010
pin INTN stays HIGH, otherwise it will revert to LOW again.
INTN
button pushed
after each read-out of the Interrupt register. Without further
RSTN(INT)
High-speed CAN/LIN fail-safe system basis chip
button released
signal remains LOW
due to biasing (history)
a system reset is performed.
001aac307
UJA1065
© NXP B.V. 2010. All rights reserved.
27 of 76

Related parts for UJA1065