UJA1061TW,512 NXP Semiconductors, UJA1061TW,512 Datasheet - Page 44

no-image

UJA1061TW,512

Manufacturer Part Number
UJA1061TW,512
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of UJA1061TW,512

Number Of Transceivers
1
Power Down Mode
Sleep/Standby
Operating Supply Voltage (min)
5.5V
Operating Temperature (max)
125C
Operating Temperature (min)
-40C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Lead Free Status / RoHS Status
Compliant
NXP Semiconductors
UJA1061_6
Product data sheet
6.14.2 Forced Normal mode
There are two possibilities to enter Software Development mode. One is by setting the
ISDM bit via the Special Mode register; possible only once after a first battery connection
while the SBC is in Start-up mode. The second possibility to enter Software Development
mode is by applying the correct V
applied to pin BAT42.
To stay in Software Development mode the SDM bit in the Mode register has to be set
with each Mode register access (i.e. watchdog triggering) regardless of how Software
Development mode was entered.
The Software Development mode can be exited at any time by clearing the SDM bit in the
Mode register. Reentering the Software Development mode is only possible by
reconnecting the battery supply (pin BAT42), thereby forcing a new power-on reset.
For system evaluation purposes the UJA1061 offers the Forced Normal mode. This mode
is strictly for evaluation purposes only. In this mode the characteristics as defined in
Section 9
In Forced normal mode the SBC behaves as follows:
Forced Normal mode is activated by applying the correct V
TEST pin during first battery connection.
SPI access (writing and reading) is blocked
Watchdog disabled
Interrupt monitoring disabled
Reset monitoring disabled
Reset lengthening disabled
All transitions to Fail-safe mode are disabled, except a V1 undervoltage for more than
t
V1 is started with the long reset time t
performed until V1 is restored (normal behavior), and the SBC stays in Forced Normal
mode; in case of a continuous overload at V1 > t
V2 is on; overload protection active
V3 is on; overload protection active
CAN and LIN are in Active mode and cannot switch to Off-line mode
INH/LIMP pin is HIGH
SYSINH is HIGH
EN pin at same level as RSTN pin
V1(CLT)
and
Section 10
All information provided in this document is subject to legal disclaimers.
Rev. 06 — 9 March 2010
cannot be guaranteed.
th(TEST)
Fault-tolerant CAN/LIN fail-safe system basis chip
input voltage at pin TEST before the battery is
RSTNL
. In case of a V1 undervoltage, a reset is
V1(CLT)
th(TEST)
Fail-safe mode is entered
input voltage at the
UJA1061
© NXP B.V. 2010. All rights reserved.
44 of 77

Related parts for UJA1061TW,512