UJA1061TW,512 NXP Semiconductors, UJA1061TW,512 Datasheet - Page 27

no-image

UJA1061TW,512

Manufacturer Part Number
UJA1061TW,512
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of UJA1061TW,512

Number Of Transceivers
1
Power Down Mode
Sleep/Standby
Operating Supply Voltage (min)
5.5V
Operating Temperature (max)
125C
Operating Temperature (min)
-40C
Operating Temperature Classification
Automotive
Mounting
Surface Mount
Lead Free Status / RoHS Status
Compliant
NXP Semiconductors
UJA1061_6
Product data sheet
Fig 13. Pin WAKE, cyclic sampling via V3
sample
flip flop
V
V
active
WAKE
INTN
6.12 Temperature protection
6.11 Interrupt output
V
3
If V3 is continuously ON, the WAKE input will be sampled continuously, regardless of the
level of bit WSC.
The dedicated bits Edge Wake-up Status (EWS) and WAKE Level Status (WLS) in the
System Status register reflect the actual status of pin WAKE. The WAKE port can be
disabled by clearing the WEN bit in the System Configuration register.
Pin INTN is an open-drain interrupt output. It is forced LOW whenever at least one bit in
the Interrupt register is set. By reading the Interrupt register all bits are cleared. The
Interrupt register will also be cleared during a system reset (RSTN LOW).
As the microcontroller operates typically with an edge-sensitive interrupt port, pin INTN
will be HIGH for at least t
interrupts within t
To prevent the microcontroller from being slowed down by repetitive interrupts, in Normal
mode some interrupts are only allowed to occur once per watchdog period; see
Section
If an interrupt is not read out within t
The temperature of the SBC chip is monitored as long as the microcontroller voltage
regulator V1 is active. To avoid an unexpected shutdown of the application by the SBC,
the temperature protection will not switch-off any part of the SBC or activate a defined
system stop of its own accord. If the temperature is too high it generates an interrupt to
the microcontroller (μC), if enabled, and the corresponding status bit will be set. The
microcontroller can then decide whether to switch-off parts of the SBC to decrease the
chip temperature.
signal already HIGH
due to biasing (history)
t
su(CS)
t
on(CS)
6.13.7.
approximately 70 %
t
All information provided in this document is subject to legal disclaimers.
w(CS)
INTN
pin INTN stays HIGH, otherwise it will revert to LOW again.
Rev. 06 — 9 March 2010
INTN
button pushed
after each read-out of the Interrupt register. Without further
Fault-tolerant CAN/LIN fail-safe system basis chip
RSTN(INT)
button released
signal remains LOW
due to biasing (history)
a system reset is performed.
001aac307
UJA1061
© NXP B.V. 2010. All rights reserved.
27 of 77

Related parts for UJA1061TW,512