DEMO9S08EL32 Freescale Semiconductor, DEMO9S08EL32 Datasheet - Page 172

BOARD DEMO FOR 9S08 EL MCU

DEMO9S08EL32

Manufacturer Part Number
DEMO9S08EL32
Description
BOARD DEMO FOR 9S08 EL MCU
Manufacturer
Freescale Semiconductor
Type
MCUr
Datasheets

Specifications of DEMO9S08EL32

Contents
Evaluation Board
Processor To Be Evaluated
MC9S08EL32
Data Bus Width
8 bit
Interface Type
RS-232, USB
Operating Supply Voltage
12 V
Silicon Manufacturer
Freescale
Core Architecture
HCS08
Core Sub-architecture
HCS08
Silicon Core Number
MC9S08
Silicon Family Name
S08EL
Rohs Compliant
Yes
For Use With/related Products
MC9S08EL32
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Inter-Integrated Circuit (S08IICV2)
11.3.3
11.3.4
172
Reset
Reset
IICEN
TXAK
RSTA
Field
IICIE
MST
TX
7
6
5
4
3
2
W
W
R
R
IICEN
IIC Control Register (IICC1)
IIC Status Register (IICS)
TCF
IIC Enable. The IICEN bit determines whether the IIC module is enabled.
0 IIC is not enabled
1 IIC is enabled
IIC Interrupt Enable. The IICIE bit determines whether an IIC interrupt is requested.
0 IIC interrupt request not enabled
1 IIC interrupt request enabled
Master Mode Select. The MST bit changes from a 0 to a 1 when a start signal is generated on the bus and
master mode is selected. When this bit changes from a 1 to a 0 a stop signal is generated and the mode of
operation changes from master to slave.
0 Slave mode
1 Master mode
Transmit Mode Select. The TX bit selects the direction of master and slave transfers. In master mode, this bit
should be set according to the type of transfer required. Therefore, for address cycles, this bit is always high.
When addressed as a slave, this bit should be set by software according to the SRW bit in the status register.
0 Receive
1 Transmit
Transmit Acknowledge Enable. This bit specifies the value driven onto the SDA during data acknowledge
cycles for master and slave receivers.
0 An acknowledge signal is sent out to the bus after receiving one data byte
1 No acknowledge signal response is sent
Repeat start. Writing a 1 to this bit generates a repeated start condition provided it is the current master. This
bit is always read as cleared. Attempting a repeat at the wrong time results in loss of arbitration.
0
1
7
7
= Unimplemented or Reserved
= Unimplemented or Reserved
IICIE
IAAS
MC9S08EL32 Series and MC9S08SL16 Series Data Sheet, Rev. 3
0
0
6
6
Figure 11-5. IIC Control Register (IICC1)
Figure 11-6. IIC Status Register (IICS)
Table 11-6. IICC1 Field Descriptions
BUSY
MST
0
0
5
5
ARBL
TX
0
0
4
4
Description
TXAK
3
0
3
0
0
RSTA
SRW
0
0
0
2
2
Freescale Semiconductor
IICIF
0
0
0
1
1
RXAK
0
0
0
0
0

Related parts for DEMO9S08EL32