AT32UC3C0128C Atmel Corporation, AT32UC3C0128C Datasheet - Page 506

no-image

AT32UC3C0128C

Manufacturer Part Number
AT32UC3C0128C
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of AT32UC3C0128C

Flash (kbytes)
128 Kbytes
Pin Count
144
Max. Operating Frequency
66 MHz
Cpu
32-bit AVR
Hardware Qtouch Acquisition
No
Max I/o Pins
123
Ext Interrupts
144
Usb Transceiver
1
Quadrature Decoder Channels
2
Usb Speed
Full Speed
Usb Interface
Device + OTG
Spi
7
Twi (i2c)
3
Uart
5
Can
2
Lin
5
Ssc
1
Ethernet
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
16
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
4
Resistive Touch Screen
No
Dac Channels
4
Dac Resolution (bits)
12
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
36
Self Program Memory
YES
External Bus Interface
1
Dram Memory
sdram
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.0 to 3.6 or 4.5 to 5.5
Operating Voltage (vcc)
3.0 to 3.6 or 4.5 to 5.5
Fpu
Yes
Mpu / Mmu
Yes / No
Timers
6
Output Compare Channels
22
Input Capture Channels
12
Pwm Channels
20
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3C0128C-ALUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3C0128C-ALUT
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3C0128C-ALUT
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Table 24-6.
1.
32117C–AVR-08/11
Offset
0xAC
0xBC
0x9C
0xA0
0xA4
0xA8
0xB0
0xB4
0xB8
0xC0
0xC4
0xFC
0x94
0x98
The reset values are device specific. Please refer to the Module Configuration section at the end of this chapter.
MACB Register Memory Map (Continued)
Specific Address 1 Bottom Register
Specific Address 2 Bottom Register
Specific Address 3 Bottom
Specific Address 4 Bottom
Transmit Pause Quantum
Specific Address 1 Top Register
Specific Address 2 Top
Specific Address 3 Top
Specific Address 4 Top Register
Type ID Checking Register
User Input/output
Statistics registers (PFR to TPF) should be read frequently enough to prevent loss of data. The
receive statistics registers are only incremented when the receive enable bit is set in the network
control register (NCR.RE). Write access to statistics registers is allowed if NCR.WESTAT is set.
Statistic registers are cleared on a read and stick at all ones when they count to their maximum
value.
Wake on LAN
Hash Register Top
Version Register
Register
Register
Register
Register
Register
Register
Register
Register
Register Name
VERSION
USRIO
SA1B
SA1T
SA2B
SA2T
SA3B
SA3T
SA4B
SA4T
WOL
HRT
TPQ
TID
Read/Write
Read/Write
Read/Write
Read/Write
Read/Write
Read/Write
Read/Write
Read/Write
Read/Write
Read/Write
Read/Write
Read/Write
Read/Write
Read-only
Access
AT32UC3C
0x0000FFFF
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
0x00000000
Reset
-
(1)
506

Related parts for AT32UC3C0128C