DS33R11 Maxim Integrated Products, DS33R11 Datasheet - Page 36

no-image

DS33R11

Manufacturer Part Number
DS33R11
Description
Network Controller & Processor ICs Ethernet Mapper with Integrated T1-E1-J1
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS33R11

Product
Framer
Number Of Transceivers
1
Supply Voltage (max)
1.89 V, 3.465 V
Supply Voltage (min)
1.71 V, 3.135 V
Supply Current (max)
100 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Package / Case
BGA

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS33R11
Manufacturer:
DS
Quantity:
15
Part Number:
DS33R11
Manufacturer:
NSC
Quantity:
2 877
Part Number:
DS33R11
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS33R11
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS33R11+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS33R11+
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS33R11+CJ2
Manufacturer:
Maxim Integrated
Quantity:
10 000
MODEC[0],
MODEC[1]
RLOS/LTC
TSTRST
RSIGF
NAME
QOVF
LIUC
RCL
RST
B19,
B20
H18
PIN
B2
A8
C4
N1
B5
P3
TYPE
O
O
O
O
I
I
I
I
HARDWARE AND STATUS PINS
Line Interface Unit Connect: When a logic low is present on this
input pin, the T1/E1/J1 Framer and LIU are not internally
connected. The line interface circuitry will be separated from the
framer/formatter circuitry and the TPOSI, TNEGI, TDCLKI, RPOSI,
RNEGI, and RDCLKI input pins will be active.
When a logic high is present on this input pin, the T1/E1/J1 Framer
is internally connected to the LIU. The TPOSI, TNEGI, TDCLKI,
RPOSI, RNEGI, RDCLKI input pins are deactivated. When LIUC is
connected high, the TPOSI, TNEGI, TDCLKI, RPOSI, RNEGI, and
RDCLKI pins should be tied low.
Reset for the Ethernet Mapper: An active low signal on this pin
resets the internal registers and logic of the protocol conversion
device. This pin should remain low until power, SYSCLKI, RX_CLK,
and TX_CLK are stable, then set high for normal operation. This
input requires a clean edge with a rise time of 25ns or less to
properly reset the device.
Test/Reset for the T1/E1/J1 Transceiver: A dual-function pin. A
zero-to-one transition issues a hardware reset to the transceiver
register set. A reset clears all configuration registers. Configuration
register contents are set to zero. Leaving TSTRST high will tri-state
all output and I/O pins (including the parallel control port). Set low
for normal operation. Useful in board-level testing.
Mode Control for Processor Interface:
00 = Read/Write Strobe Used (Intel Mode)
01 = Data Strobe Used (Motorola Mode)
10 = Reserved. Do not use.
11 = Reserved. Do not use.
Queue Overflow for Ethernet Mapper: This pin goes high when
the transmit or receive queue has overflowed. This pin will go low
when the high watermark is reached again.
T1/E1/J1 Receive Loss-of-Sync/Loss-of-Transmit Clock: A dual
function output that is controlled by the CCR1.0 control bit. This pin
can be programmed to either toggle high when the synchronizer is
searching for the frame and multiframe or to toggle high if the
TCLKT pin has not been toggled for 5μs.
T1/E1/J1 Receive Carrier Loss: Set high when the T1/E1/J1 line
interface detects a carrier loss.
T1/E1/J1 Receive Signaling-Freeze Output: Set high when the
signaling data is frozen by either automatic or manual intervention.
Used to alert downstream equipment of the condition.
36 of 344
FUNCTION

Related parts for DS33R11