DS33R11 Maxim Integrated Products, DS33R11 Datasheet - Page 186

no-image

DS33R11

Manufacturer Part Number
DS33R11
Description
Network Controller & Processor ICs Ethernet Mapper with Integrated T1-E1-J1
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS33R11

Product
Framer
Number Of Transceivers
1
Supply Voltage (max)
1.89 V, 3.465 V
Supply Voltage (min)
1.71 V, 3.135 V
Supply Current (max)
100 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Package / Case
BGA

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS33R11
Manufacturer:
DS
Quantity:
15
Part Number:
DS33R11
Manufacturer:
NSC
Quantity:
2 877
Part Number:
DS33R11
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS33R11
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS33R11+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS33R11+
Manufacturer:
DALLAS
Quantity:
20 000
Part Number:
DS33R11+CJ2
Manufacturer:
Maxim Integrated
Quantity:
10 000
11.6.2 MAC Registers
The control Registers related to the control of the individual Mac’s are shown in the following Table. The DS33R11
keeps statistics for the packet traffic sent and received. The register address map is shown in the following Table.
Note that the addresses listed are the indirect addresses that must be provided to
or SU.MACAWH/SU.MACAWL.
Register Name:
Register Description:
Register Address:
0000h:
Bit #
Name
Default
0001h:
Bit #
Name
Default
0002h:
Bit #
Name
Default
0003h:
Bit #
Name
Default
Bit 28: Heartbeat Disable (HDB) When set to 1, the heartbeat (SQE) function is disabled. This bit should be set to
1 when operating in MII mode.
Bit 27: Port Select (PS) This bit should be equal to 0 for proper operation.
Bit 23: Disable Receive Own (DRO) When set to 1, the MAC disables the reception of frames while TX_EN is
asserted. When this bit equals zero, transmitted frames are also received by the MAC. This bit should be cleared
when operating in full-duplex mode.
Bit 21: Loopback Operating Mode (OMLO) When set to 1, data is looped from the transmit side, back to the
receive side, without being transmitted to the PHY.
Bit 20: Full-Duplex Mode Select (F) When set to 1, the MAC transmits and receives data simultaneously. When
in full-duplex mode, the heartbeat check is disabled and the heartbeat fail status should be ignored.
Bit 19: Promiscuous Mode (PM) When set to 1, the MAC is in Promiscuous Mode and forwards all frames. Note
that the default value is 1.
Bit 18: Pass All Multicast (PAM) When set to 1, the MAC forwards Multicast Frames.
Reserved
Reserved
BOLMT1
DRO
31
23
15
07
0
0
0
0
BOLMT0
Reserved
Reserved
Reserved
06
30
22
14
0
0
0
0
SU.MACCR
MAC Control Register
0000h (indirect)
Reserved
Reserved
OML0
DC
05
29
21
13
0
0
0
0
Reserved
186 of 344
HDB
LCC
28
20
12
04
F
0
0
0
0
Reserved
PM
PS
TE
27
19
11
03
0
0
0
0
Reserved
DRTY
PAM
RE
26
18
10
02
0
0
0
0
SU.MACRADH/SU.MACRADL
Reserved
Reserved
Reserved
Reserved
25
17
09
01
0
0
0
0
Reserved
Reserved
Reserved
ASTP
00
24
16
08
0
0
0
0

Related parts for DS33R11