PIC18F452-I/LG Microchip Technology, PIC18F452-I/LG Datasheet - Page 135

IC MCU FLASH 16KX16 W/AD 44PLCC

PIC18F452-I/LG

Manufacturer Part Number
PIC18F452-I/LG
Description
IC MCU FLASH 16KX16 W/AD 44PLCC
Manufacturer
Microchip Technology
Series
PIC® 18Fr

Specifications of PIC18F452-I/LG

Core Processor
PIC
Core Size
8-Bit
Speed
40MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, LVD, POR, PWM, WDT
Number Of I /o
34
Program Memory Size
32KB (16K x 16)
Program Memory Type
FLASH
Eeprom Size
256 x 8
Ram Size
1.5K x 8
Voltage - Supply (vcc/vdd)
4.2 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
44-PLCC
For Use With
XLT44L2 - SOCKET TRAN ICE 44PLCCDVA16XL441 - ADAPTER DEVICE ICE 44PLCC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
15.3.8
In Master mode, all module clocks are halted and the
transmission/reception will remain in that state until the
device wakes from SLEEP. After the device returns to
Normal mode, the module will continue to transmit/
receive data.
In Slave mode, the SPI transmit/receive shift register
operates asynchronously to the device. This allows the
device to be placed in SLEEP mode and data to be
shifted into the SPI transmit/receive shift register.
When all 8 bits have been received, the MSSP interrupt
flag bit will be set and if enabled, will wake the device
from SLEEP.
15.3.9
A RESET disables the MSSP module and terminates
the current transfer.
TABLE 15-2:
© 2006 Microchip Technology Inc.
INTCON
PIR1
PIE1
IPR1
TRISC
SSPBUF
SSPCON
TRISA
SSPSTAT
Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the MSSP in SPI mode.
Note 1: The PSPIF, PSPIE and PSPIP bits are reserved on the PIC18C2X2 devices; always maintain these bits clear.
Name
SLEEP OPERATION
EFFECTS OF A RESET
PORTC Data Direction Register
Synchronous Serial Port Receive Buffer/Transmit Register
GIE/GIEH
PSPIF
PSPIE
PSPIP
WCOL
Bit 7
SMP
REGISTERS ASSOCIATED WITH SPI OPERATION
(1)
(1)
(1)
PORTA Data Direction Register
SSPOV
PEIE/
ADIE
ADIP
GIEL
ADIF
Bit 6
CKE
TMR0IE
SSPEN
RCIF
RCIE
RCIP
Bit 5
D/A
INT0IE
TXIE
TXIP
Bit 4
TXIF
CKP
P
SSPM3
SSPIF
SSPIE
SSPIP
RBIE
Bit 3
S
15.3.10
Table 15-1 shows the compatibility between the
standard SPI modes and the states the CKP and CKE
control bits.
TABLE 15-1:
There is also a SMP bit which controls when the data is
sampled.
TMR0IF
CCP1IE
CCP1IP
CCP1IF
SSPM2
Standard SPI Mode
Bit 2
R/W
Terminology
0, 0
0, 1
1, 0
1, 1
TMR2IF
TMR2IE
TMR2IP
SSPM1
INT0IF
BUS MODE COMPATIBILITY
Bit 1
UA
SPI BUS MODES
TMR1IF
TMR1IE
TMR1IP
SSPM0
RBIF
Bit 0
BF
PIC18FXX2
CKP
Control Bits State
0000 000x 0000 000u
0000 0000 0000 0000
0000 0000 0000 0000
0000 0000 0000 0000
1111 1111 1111 1111
xxxx xxxx uuuu uuuu
0000 0000 0000 0000
-111 1111 -111 1111
0000 0000 0000 0000
POR, BOR
0
0
1
1
Value on
DS39564C-page 133
All Other
CKE
Value on
RESETS
1
0
1
0

Related parts for PIC18F452-I/LG