emc166sp16k Emlsi Inc., emc166sp16k Datasheet - Page 63

no-image

emc166sp16k

Manufacturer Part Number
emc166sp16k
Description
1mx16 Bit Cellularram
Manufacturer
Emlsi Inc.
Datasheet
Figure 52. Asynchronous WRITE Followed by Asynchronous READ
Note:
1. When configured for synchronous mode (BCR[15] = 0), CE# must remain HIGH for at least 5ns (t
interval. Otherwise, t
LB#/UB#
DQ[15:0]
IN/OUT
A[19:0]
ADV#
WAIT
WE#
OE#
CE#
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
V
IH
IL
IH
IL
IH
IL
IH
IL
IH
IL
IH
IL
OH
OL
IH
IL
CPH
High-Z
is only required after CE#-controlled WRITEs.
Valid Address
t
AVS
t
t
CVS
AS
t
VP
t
CW
t
WP
t
Data
AVH
t
DH
t
WPH
t
WC
t
AS
Valid Address
t
t
AW
BW
t
VS
t
Data
DW
t
WR
63
t
Note 1
CPH
V
V
OH
OL
t
BLZ
High-Z
t
LZ
CPH
t
AA
) to schedule the appropriate refresh
Valid Address
t
OLZ
Don’t Care
t
OE
EMC166SP16K
1Mx16 CellularRAM
Valid Output
t
HZ
t
Undefined
BHZ
t
OHZ

Related parts for emc166sp16k