mpc8536e Freescale Semiconductor, Inc, mpc8536e Datasheet - Page 73

no-image

mpc8536e

Manufacturer Part Number
mpc8536e
Description
Mpc8536e Powerquicctm Iii Integrated Processor Hardware Specifications
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mpc8536eAVTAKG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8536eAVTAKGA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8536eAVTANG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8536eAVTANGA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8536eAVTAOG
Manufacturer:
FREESCAL
Quantity:
156
Part Number:
mpc8536eAVTAQGA
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mpc8536eAVTATGA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8536eBVTANG
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
mpc8536eBVTATHA
Manufacturer:
FREESCAL
Quantity:
159
Part Number:
mpc8536eBVTAULA
Manufacturer:
FREESCAL
Quantity:
850
Part Number:
mpc8536eBVTAVL
Manufacturer:
FREESCAL
Quantity:
160
Local bus clock to data valid for LAD/LDP
Local bus clock to address valid for LAD, and LALE
Local bus clock to LALE assertion
Output hold from local bus clock (except LAD/LDP and LALE)
Output hold from local bus clock for LAD/LDP
Local bus clock to output high Impedance (except LAD/LDP and LALE)
Local bus clock to output high impedance for LAD/LDP
Notes:
1. The symbols used for timing specifications herein follow the pattern of t
2. All timings are in reference to local bus clock for PLL bypass mode.
3. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between
4. All signals are measured from BVDD/2 of the rising edge of local bus clock for PLL bypass mode to 0.4 x BVDD of the signal
5. Input timings are measured at the pin.
6. t
7. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through
8. These timing parameters for PLL bypass mode are defined in the opposite direction of the PLL enabled output hold timing
Freescale Semiconductor
LBOTOT
for inputs and t
timing (LB) for the input (I) to go invalid (X) with respect to the time the t
clock one(1). Also, t
output (O) going invalid (X) or output hold time.
complementary signals at BV
in question for 3.3-V signaling levels.
with LBCR[AHD] = 0.
the component pin is less than or equal to the leakage current specification.
parameters.
is a measurement of the minimum time between the negation of LALE and any change in LAD. t
Table 54. Local Bus General Timing Parameters—PLL Bypassed (continued)
(First two letters of functional block)(reference)(state)(signal)(state)
MPC8536E PowerQUICC™ III Integrated Processor Hardware Specifications, Rev. 2
LBKHOX
symbolizes local bus timing (LB) for the t
DD
Parameter
/2.
LBK
for outputs. For example, t
(First two letters of functional block)(signal)(state) (reference)(state)
LBK
clock reference (K) to go high (H), with respect to the
clock reference (K) goes high (H), in this case for
Symbol
t
t
t
t
t
t
t
LBKLOV2
LBKLOV3
LBKLOV4
LBKLOX1
LBKLOX2
LBKLOZ1
LBKLOZ2
enhanced Local Bus Controller (eLBC)
1
Min
LBIXKH1
Max
0.5
0.5
0.5
2.2
2.2
0.1
0.1
LBOTOT
symbolizes local bus
Unit
is guaranteed
ns
ns
ns
ns
ns
ns
ns
Notes
4,8
4,8
4
4
4
7
7
73

Related parts for mpc8536e