mpc8536e Freescale Semiconductor, Inc, mpc8536e Datasheet - Page 43

no-image

mpc8536e

Manufacturer Part Number
mpc8536e
Description
Mpc8536e Powerquicctm Iii Integrated Processor Hardware Specifications
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mpc8536eAVTAKG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8536eAVTAKGA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8536eAVTANG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8536eAVTANGA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8536eAVTAOG
Manufacturer:
FREESCAL
Quantity:
156
Part Number:
mpc8536eAVTAQGA
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
mpc8536eAVTATGA
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8536eBVTANG
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
mpc8536eBVTATHA
Manufacturer:
FREESCAL
Quantity:
159
Part Number:
mpc8536eBVTAULA
Manufacturer:
FREESCAL
Quantity:
850
Part Number:
mpc8536eBVTAVL
Manufacturer:
FREESCAL
Quantity:
160
Timing diagrams for FIFO appear in
Freescale Semiconductor
.
Rise time TX_CLK (20%–80%)
Fall time TX_CLK (80%–20%)
GTX_CLK to FIFO data TXD[7:0], TX_ER, TX_EN hold time
Note:
1. Data valid t
2. The minimum cycle period (or maximum frequency) of the RX_CLK is dependent on the maximum platform frequency
RX_CLK clock period
RX_CLK duty cycle
RX_CLK peak-to-peak jitter
Rise time RX_CLK (20%–80%)
Fall time RX_CLK (80%–20%)
RXD[7:0], RX_DV, RX_ER setup time to RX_CLK
RXD[7:0], RX_DV, RX_ER hold time to RX_CLK
Note:
1. The minimum cycle period (or maximum frequency) of the RX_CLK is dependent on the maximum platform frequency
– Max Hold)
of the speed bins the part belongs to as well as the FIFO mode under operation. See
Restrictions,”
of the speed bins the part belongs to as well as the FIFO mode under operation. See
Restrictions,”
GTX_CLK
TXD[7:0]
TX_EN
TX_ER
FITDV
MPC8536E PowerQUICC™ III Integrated Processor Hardware Specifications, Rev. 2
for more detailed description.
Parameter/Condition
for more detailed description.
Parameter/Condition
to GTX_CLK Min Setup time is a function of clock period and max hold time. (Min Setup = Cycle time
Table 26. FIFO Mode Transmit AC Timing Specification (continued)
1
Table 27. FIFO Mode Receive AC Timing Specification
t
FITH
Figure 14. FIFO Transmit AC Timing Diagram
Figure 14
t
FIT
and
Figure
Ethernet: Enhanced Three-Speed Ethernet (eTSEC), MII Management
t
FITDV
15.
t
FIRH
Symbol
t
t
t
t
FIRDV
FIRDX
t
t
FIRR
FIRJ
FIRF
FIR
Symbol
/t
t
FIRH
FITDX
t
t
FITR
FITF
1
t
FITDX
Min
6.0
1.5
0.5
45
t
Min
FITF
0.5
Typ
8.0
50
Section 2.4.6, “Platform to FIFO
Section 2.4.6, “Platform to FIFO
Typ
t
FITR
Max
0.75
0.75
100
250
55
Max
0.75
0.75
3.0
Unit
Unit
ns
ps
ns
ns
ns
ns
%
ns
ns
ns
43

Related parts for mpc8536e