dac1208d650 NXP Semiconductors, dac1208d650 Datasheet - Page 49

no-image

dac1208d650

Manufacturer Part Number
dac1208d650
Description
Dac1208d650 Dual 12-bit Dac; Up To 650 Msps; 2?, 4? Or 8? Interpolating With Jesd204a Interface
Manufacturer
NXP Semiconductors
Datasheet
NXP Semiconductors
Table 54.
Default settings are shown highlighted.
Table 55.
Default settings are shown highlighted.
Table 56.
Default settings are shown highlighted.
DAC1208D650
Product data sheet
Bit
4
3 to 0
Bit
6 to 0
Bit
7
6
5
4
3
2
1
0
Symbol
MDS_RELOCK
MDS_LOCK_DELAY[3:0]
Symbol
MDS_ADJDELAY[6:0]
Symbol
EARLY
LATE
EQUAL
MDS_LOCK
EARLY_ERROR
LATE_ERROR
EQUAL_FOUND
MDS_ACTIVE
MDS_MISCCNTRL1 register (address 06h) bit description
MDS_ADJDELAY register (address 08h) bit description
MDS_STATUS0 register (address 09h) bit description
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 14 December 2010
Access
R/W
R/W
Access
R
Access
R
R
R
R
R
R
R
R
2×, 4× or 8× interpolating DAC with JESD204A interface
Value
0
1
Fh
Value
-
Value
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
Description
number of succeeding 'equal'-detections until lock
Description
actual value adjustment delay
Description
early signal (sampled) from early-late detector
late signal (sampled) from early-late detector
equal signal (sampled) from early-late detector
result equal check
adjustment delay maximum value stops the search
adjustment delay minimum value stops the search
evaluation logic has detected equal condition
evaluation logic active
relock mode
…continued
no action
relock when lockout occurs
false
true
false
true
false
true
false
true
false
true
false
true
false
true
false
true
DAC1208D650
© NXP B.V. 2010. All rights reserved.
49 of 98

Related parts for dac1208d650