upd78f0103hmca1-5a4-a Renesas Electronics Corporation., upd78f0103hmca1-5a4-a Datasheet - Page 216

no-image

upd78f0103hmca1-5a4-a

Manufacturer Part Number
upd78f0103hmca1-5a4-a
Description
8-bit Single-chip Microcontrollers
Manufacturer
Renesas Electronics Corporation.
Datasheet
216
R
X
D0/SI10/P11
(e) Reception error
(f) Noise filter of receive data
Three types of errors may occur during reception: a parity error, framing error, or overrun error. If the error
flag of asynchronous serial interface reception error status register 0 (ASIS0) is set as a result of data
reception, a reception error interrupt request (INTSR0) is generated.
Which error has occurred during reception can be identified by reading the contents of ASIS0 in the reception
error interrupt servicing (INTSR0) (see Figure 11-3).
The contents of ASIS0 are reset to 0 when ASIS0 is read.
The R
If two sampled values are the same, the output of the match detector changes, and the data is sampled as
input data.
Because the circuit is configured as shown in Figure 11-10, the internal processing of the reception operation
is delayed by two clocks from the external signal status.
Base clock
Parity error
Framing error
Overrun error
X
D0 signal is sampled using the base clock output by the prescaler block.
CHAPTER 11 SERIAL INTERFACE UART0 (
Reception Error
In
Table 11-3. Cause of Reception Error
Figure 11-10. Noise Filter Circuit
The parity specified for transmission does not match the parity of the
receive data.
Stop bit is not detected.
Reception of the next data is completed before data is read from
receive buffer register 0 (RXB0).
Q
User’s Manual U16846EJ3V0UD
Internal signal A
Match detector
PD78F0102H AND 78F0103H ONLY)
Cause
In
LD_EN
Q
Internal signal B

Related parts for upd78f0103hmca1-5a4-a