MT93L04AG Zarlink Semiconductor, MT93L04AG Datasheet - Page 16

no-image

MT93L04AG

Manufacturer Part Number
MT93L04AG
Description
Description = 128-Channel Voice Echo CANceller ;; Package Type = Bga ;; No. Of Pins = 365
Manufacturer
Zarlink Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT93L04AG2
Manufacturer:
ZARLINK
Quantity:
301
MT93L04A
Pin Description (continued)
Fsel_d3
Step_d3
PLLVSS1_d3
PLLVDD_d3
PLLVSS2_d3
AT1_d3
DEVICE 4
TMS_d4
TDI_d4
TDO_d4
TCK_d4
TRSTB_d4
Test_En_d4
RESETB_d4
16
Halt_d3
Signal Name
Signal
ICO
ICO
Power
Power
Power
NC
Signal
Signal
Signal
Signal
Signal
ICO
Signal
Signal Type
T12
Y13
T11
Y12
W12
V12
U12
E16
D17
C18
F16
E17
G16
F17
BGA Ball #
Frequency select (Input). This input selects the
Master Clock frequency operation. When Fsel pin
is low, nominal 19.2MHz Master Clock input must
be applied. When Fsel pin is high, nominal
9.6MHz Master Clock input must be applied.
Internal Connection. Connected to VSS for
normal operation
Internal Connection. Connected to VSS for
normal operation
PLL Ground. Must be connected to VSS
PLL Power Supply. Must be connected to VDD2
PLL Ground. Must be connected to VSS
No connection. The pin must be left open for
normal operation.
Test Mode Select (3.3V Input). JTAG signal that
controls the state transitions of the TAP controller.
This pin is pulled high by an internal pull-up when
not driven.
Test Serial Data In (3.3V Input). JTAG serial test
instructions and data are shifted in on this pin.
This pin is pulled high by an internal pull-up when
not driven.
Test Serial Data Out (Output). JTAG serial data
is output on this pin on the falling edge of TCK.
This pin is held in high impedance state when
JTAG scan is not enabled.
Test Clock (3.3V Input). Provides the clock to the
JTAG test logic.
Test Reset (3.3V Input). Asynchronously
initializes the JTAG TAP controller by putting it in
the Test-Logic-Reset state. This pin should be
pulsed low on power-up or held low, to ensure that
the MT93L00 is in the normal functional mode.
This pin is pulled by an internal pull-down when
not driven.
Internal Connection. Connected to VSS for
normal operation
Device Reset (Schmitt Trigger Input). An active
low resets the device and puts the MT93L00 into a
low-power stand-by mode.
When the RESET pin is returned to logic high
and a clock is applied to the MCLK pin, the
device will automatically execute initialization
routines, which preset all the Control and Status
Registers to their default power-up values.
Signal Description
Preliminary Information

Related parts for MT93L04AG