ADUC7126 Analog Devices, ADUC7126 Datasheet - Page 90

no-image

ADUC7126

Manufacturer Part Number
ADUC7126
Description
Precision Analog Microcontroller, 12-Bit Analog I/O, Large Memory, ARM7TDMI MCU with Enhanced IRQ Handler
Manufacturer
Analog Devices
Datasheet

Specifications of ADUC7126

Mcu Core
ARM7 TDMI
Mcu Speed (mips)
40
Gpio Pins
40
Adc # Channels
16
Other
PWM

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADUC7126BSTZ126
Manufacturer:
Analog Devices Inc
Quantity:
135
Part Number:
ADUC7126BSTZ126
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADUC7126BSTZ126-RL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADUC7126BSTZ126I
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADUC7126BSTZ126I
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADUC7126BSTZ126IRL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
ADuC7124/ADuC7126
Bit
[7:6]
[5:4]
[3:2]
[1:0]
IRQCLRE Register
Name:
Address:
Default Value:
Access:
Table 139. IRQCLRE MMR Bit Descriptions
Bit
[31:25]
24
23
22
21
20
[19:18]
17
[16:0]
Value
11
10
01
00
11
10
01
00
11
10
01
00
11
10
01
00
Name
PLA1CLRI
IRQ3CLRI
IRQ2CLRI
PLA0CLRI
IRQ1CLRI
IRQ0CLRI
Name
IRQ2SRC[1:0]
PLA0SRC[1:0]
IRQ1SRC[1:0]
IRQ0SRC[1:0]
IRQCLRE
0xFFFF0038
0x00000000
Write only
Description
Reserved. These bits are reserved and should not be written to.
A 1 must be written to this bit in the PLA IRQ1 interrupt service routine to clear an edge-
triggered PLA IRQ1 interrupt.
A 1 must be written to this bit in the external IRQ3 interrupt service routine to clear an edge-
triggered IRQ3 interrupt.
A 1 must be written to this bit in the external IRQ2 interrupt service routine to clear an edge-
triggered IRQ2 interrupt.
A 1 must be written to this bit in the PLA IRQ0 interrupt service routine to clear an edge-
triggered PLA IRQ0 interrupt.
A 1 must be written to this bit in the external IRQ1 interrupt service routine to clear an edge-
triggered IRQ1 interrupt.
Reserved. These bits are reserved and should not be written to.
A 1 must be written to this bit in the external IRQ0 interrupt service routine to clear an edge
triggered IRQ0 interrupt.
Reserved. These bits are reserved and should not be written to.
Description
External IRQ2 triggers on falling edge.
External IRQ2 triggers on rising edge.
External IRQ2 triggers on low level.
External IRQ2 triggers on high level.
PLA IRQ0 triggers on falling edge.
PLA IRQ0 triggers on rising edge.
PLA IRQ0 triggers on low level.
PLA IRQ0 triggers on high level.
External IRQ1 triggers on falling edge.
External IRQ1 triggers on rising edge.
External IRQ1 triggers on low level.
External IRQ1 triggers on high level.
External IRQ0 triggers on falling edge.
External IRQ0 triggers on rising edge.
External IRQ0 triggers on low level.
External IRQ0 triggers on high level.
Rev. B | Page 90 of 104

Related parts for ADUC7126