SAM3A4C Atmel Corporation, SAM3A4C Datasheet - Page 332
SAM3A4C
Manufacturer Part Number
SAM3A4C
Description
Manufacturer
Atmel Corporation
- Current page: 332 of 1465
- Download datasheet (26Mb)
22.2.3
Table 22-3.
22.3
22.4
22.4.1
332
332
Slaves
0
1
2
3
4
5
6
7
8
Internal SRAM0
Internal SRAM1
Internal ROM
Internal Flash
USB High Speed Dual Port RAM
Nand Flash Controller RAM
External Bus Interface
High Speed Peripheral Bridge
Low Speed Peripheral Bridge
Memory Mapping
Special Bus Granting Techniques
SAM3X/A
SAM3X/A
Master to Slave Access
No Default Master
SAM3A/X series Master to Slave Access
All the Masters can normally access all the Slaves. However, some paths do not make sense,
for example allowing access from the USB High speed DMA to the Internal Peripherals. Thus,
these paths are forbidden or simply not wired, and shown as “-” in the following table.
Bus Matrix provides one decoder for every AHB Master Interface. The decoder offers each AHB
Master several memory mappings. In fact, depending on the product, each memory area may be
assigned to several slaves. Booting at the same address while using different AHB slaves (i.e.
internal ROM or internal Flash) becomes possible.
The Bus Matrix user interface provides Master Remap Control Register (MATRIX_MRCR) that
allows to perform remap action for every master independently.
The Bus Matrix provides some speculative bus granting techniques in order to anticipate access
requests from some masters. This mechanism allows to reduce latency at first accesses of a
burst or single transfer. The bus granting mechanism allows to set a default master for every
slave.
At the end of the current access, if no other request is pending, the slave remains connected to
its associated default master. A slave can be associated with three kinds of default masters: no
default master, last access master and fixed default master.
At the end of the current access, if no other request is pending, the slave is disconnected from
all masters. No Default Master suits low power mode.
Masters
Cortex-M3
I/D Bus
X
X
0
-
-
-
-
-
-
-
Cortex-M3 S
Bus
X
X
X
X
X
X
X
1
-
-
PDC
X
X
X
X
X
X
2
-
-
-
Speed DMA
USB High
X
X
X
X
X
3
-
-
-
-
Controller
DMA
11057A–ATARM–17-Feb-12
11057A–ATARM–17-Feb-12
X
X
X
X
X
X
X
X
4
-
EMAC
DMA
X
X
X
X
X
5
-
-
-
-
Related parts for SAM3A4C
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
AT91SAM ARM-based Flash MCU
Manufacturer:
ATMEL [ATMEL Corporation]
Datasheet:
Part Number:
Description:
INTERVAL AND WIPE/WASH WIPER CONTROL IC WITH DELAY
Manufacturer:
ATMEL Corporation
Datasheet:
Part Number:
Description:
Low-Voltage Voice-Switched IC for Hands-Free Operation
Manufacturer:
ATMEL Corporation
Datasheet:
Part Number:
Description:
MONOLITHIC INTEGRATED FEATUREPHONE CIRCUIT
Manufacturer:
ATMEL Corporation
Datasheet:
Part Number:
Description:
AM-FM Receiver IC U4255BM-M
Manufacturer:
ATMEL Corporation
Datasheet:
Part Number:
Description:
Monolithic Integrated Feature Phone Circuit
Manufacturer:
ATMEL Corporation
Datasheet:
Part Number:
Description:
Multistandard Video-IF and Quasi Parallel Sound Processing
Manufacturer:
ATMEL Corporation
Datasheet:
Part Number:
Description:
High-performance EE PLD
Manufacturer:
ATMEL Corporation
Datasheet:
Part Number:
Description:
8-bit Flash Microcontroller
Manufacturer:
ATMEL Corporation
Datasheet:
Part Number:
Description:
2-Wire Serial EEPROM
Manufacturer:
ATMEL Corporation
Datasheet: